

**Vishay Siliconix** 

# **Dual N-Channel 2.5-V (G-S) Input Protected Load Switch**

| PRODUCT SUMMARY     |                                  |                    |                       |  |  |
|---------------------|----------------------------------|--------------------|-----------------------|--|--|
| V <sub>DS</sub> (V) | <b>R<sub>DS(on)</sub> (</b> Ω)   | I <sub>D</sub> (A) | Q <sub>g</sub> (Typ.) |  |  |
|                     | 0.030 at $V_{GS}$ = 4.5 V        | 4.5                |                       |  |  |
| 20                  | 0.033 at V <sub>GS</sub> = 3.0 V | 4.2                | 7.6                   |  |  |
|                     | 0.035 at V <sub>GS</sub> = 2.5 V | 3.9                |                       |  |  |

#### FEATURES

- Halogen-free
- Low R<sub>DS(on)</sub>
- V<sub>GS</sub> Max Rating: 14 V





#### DESCRIPTION

The Si6926AEDQ is a dual N-Channel MOSFET with ESD protection and gate over-voltage protection circuitry incorporated into the MOSFET. The device is designed for use in Lithium Ion battery pack circuits. The 2-stage input protection circuit is a unique design, consisting of two stages of back-to-back zener diodes separated by a resistor. The first stage diode is designed to absorb most of the ESD energy. The second stage diode is designed to protect the gate from any remaining ESD energy and over-voltages

above the gates inherent safe operating range. The series resistor used to limit the current through the second stage diode during over voltage conditions has a maximum value which limits the input current to  $\leq$  10 mA at 14 V and the maximum  $t_{off}$  to 15  $\mu s$ . The Si6926AEDQ has been optimized as a battery or load switch in Lithium Ion applications with the advantage of both a 2.5 V R\_{DS(on)} rating and a safe 14 V gate-to-source maximum rating.

#### **APPLICATION CIRCUITS**



Figure 1. Typical Use In a Lithium Ion Battery Pack



\*R typical value is 1.9 k $\Omega$  by design.

See Typical Characteristics, Gate-Current vs. Gate-Source Voltage, Page 3.

Figure 2. Input ESD and Overvoltage Protection Circuit

## Si6926AEDQ

Vishay Siliconix



D<sub>2</sub> **9** 

O S<sub>2</sub>

### FUNCTIONAL BLOCK DIAGRAM AND PIN CONFIGURATION



Ordering Information: Si6926AEDQ-T1-GE3 (Lead (Pb)-free and Halogen-free)

Figure 3.

Figure 4.

| ABSOLUTE MAXIMUM RATINGS $T_A$                                | = 25 °C, unle          | ss otherwise n                    | oted        |              |      |  |
|---------------------------------------------------------------|------------------------|-----------------------------------|-------------|--------------|------|--|
| Parameter                                                     |                        | Symbol                            | 10 s        | Steady State | Unit |  |
| Drain-Source Voltage, Source-Drain Voltage                    |                        | V <sub>DS</sub>                   | 20          |              | V    |  |
| Gate-Source Voltage                                           |                        | V <sub>GS</sub>                   | ± 14        |              |      |  |
|                                                               | T <sub>A</sub> = 25 °C | - I <sub>D</sub>                  | 4.5         | 4.1          | ٨    |  |
| Continuous Drain-to-Source Current $(T_J = 150 \ ^\circ C)^a$ | T <sub>A</sub> = 70 °C |                                   | 3.6         | 3.3          |      |  |
| Pulsed Drain-to-Source Current                                |                        | I <sub>DM</sub>                   | 20          |              | A    |  |
| Pulsed Source Current (Diode Conduction) <sup>a</sup>         |                        | ۱ <sub>S</sub>                    | 0.83        | 0.69         |      |  |
|                                                               | T <sub>A</sub> = 25 °C | - P <sub>D</sub>                  | 1.0         | 0.83         | W    |  |
| Maximum Power Dissipation <sup>a</sup>                        | T <sub>A</sub> = 70 °C |                                   | 0.64        | 0.53         | vv   |  |
| Operating Junction and Storage Temperature Range              |                        | T <sub>J</sub> , T <sub>stg</sub> | - 55 to 150 |              | °C   |  |

| THERMAL RESISTANCE RATINGS               |              |                   |         |         |      |
|------------------------------------------|--------------|-------------------|---------|---------|------|
| Parameter                                |              | Symbol            | Typical | Maximum | Unit |
|                                          | t ≤ 10 s     | R <sub>thJA</sub> | 90      | 125     |      |
| Maximum Junction-to-Ambient <sup>a</sup> | Steady State |                   | 126     | 150     | °C/W |
| Maximum Junction-to-Foot (Drain)         | Steady State | R <sub>thJF</sub> | 65      | 80      |      |

Notes:

a. Surface Mounted on FR4 board.



Vishay Siliconix

| Parameter                                     | Symbol              | Test Conditions                                                                                      | Min. | Тур.  | Max.  | Unit |  |
|-----------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------|------|-------|-------|------|--|
| Static                                        |                     |                                                                                                      |      | •     | •     |      |  |
| Gate Threshold Voltage V <sub>GS(t</sub>      |                     | $V_{DS} = V_{GS}$ , $I_D = 250 \ \mu A$                                                              | 0.4  |       | 1.2   | V    |  |
| Cata Dady Laskage                             | I <sub>GSS</sub> -  | $V_{DS} = 0 V, V_{GS} = \pm 4.5 V$                                                                   |      |       | ± 1   | μA   |  |
| Gate-Body Leakage                             |                     | $V_{DS} = 0 V, V_{GS} = \pm 12 V$                                                                    |      |       | ± 10  | mA   |  |
|                                               | I <sub>DSS</sub>    | $V_{DS} = 20 V, V_{GS} = 0 V$                                                                        |      |       | 1     |      |  |
| Zero Gate Voltage Drain Current               |                     | $V_{DS}$ = 20 V, $V_{GS}$ = 0 V, $T_{J}$ = 55 °C                                                     |      |       | 5     | μΑ   |  |
| On-State Drain Current <sup>b</sup>           | I <sub>D(on)</sub>  | $V_{DS} \ge 5 \text{ V}, V_{GS} = 5 \text{ V}$                                                       | 10   |       |       | А    |  |
| Drain-Source On-State Resistance <sup>b</sup> | R <sub>DS(on)</sub> | $V_{GS} = 4.5 \text{ V}, \text{ I}_{D} = 4.5 \text{ A}$                                              |      | 0.023 | 0.030 | Ω    |  |
|                                               |                     | $V_{GS} = 3.0 \text{ V}, \text{ I}_{D} = 4.2 \text{ A}$                                              |      | 0.025 | 0.033 |      |  |
|                                               |                     | $V_{GS} = 2.5 \text{ V}, \text{ I}_{D} = 3.9 \text{ A}$                                              |      | 0.027 | 0.035 |      |  |
| Forward Transconductance <sup>b</sup>         | 9 <sub>fs</sub>     | $V_{DS} = 10 \text{ V}, \text{ I}_{D} = 4.5 \text{ A}$                                               |      | 26    |       | S    |  |
| Diode Forward Voltage <sup>b</sup>            | V <sub>SD</sub>     | $I_{\rm S} = 0.83$ A, $V_{\rm GS} = 0$ V                                                             |      | 0.65  | 1.1   | V    |  |
| Dynamic <sup>a</sup>                          | - <b>-</b>          |                                                                                                      | •    | •     |       |      |  |
| Total Gate Charge                             | Qg                  |                                                                                                      |      | 7.6   | 12    |      |  |
| Gate-Source Charge                            | Q <sub>gs</sub>     | $V_{DS}$ = 10 V, $V_{GS}$ = 4.5 V, $I_D$ = 4.5 A                                                     |      | 1.5   |       | nC   |  |
| Gate-Drain Charge                             | Q <sub>gd</sub>     |                                                                                                      |      | 1.5   |       |      |  |
| Turn-On Delay Time                            | t <sub>d(on)</sub>  |                                                                                                      |      | 0.43  | 0.7   |      |  |
| Rise Time                                     | t <sub>r</sub>      | $V_{DD}$ = 10 V, $R_L$ = 10 $\Omega$                                                                 |      | 0.8   | 1.2   |      |  |
| Turn-Off Delay Time                           | t <sub>d(off)</sub> | $\text{I}_\text{D}\cong \text{1}$ A, $\text{V}_\text{GEN}$ = 4.5 V, $\text{R}_\text{g}$ = 6 $\Omega$ |      | 5.0   | 7.5   | μs   |  |
| Fall Time                                     | t <sub>f</sub>      |                                                                                                      |      | 2.5   | 4.0   |      |  |

Notes:

a. Guaranteed by design, not subject to production testing.

b. Pulse test; pulse width  $\leq$  300 µs, duty cycle  $\leq$  2 %.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



# Si6926AEDQ

Vishay Siliconix



### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted





Normalized Thermal Transient Impedance, Junction-to-Ambient

Document Number: 73090 S-81056-Rev. B, 12-May-08

# Si6926AEDQ

### Vishay Siliconix



#### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see http://www.vishay.com/ppg?73090.



Vishay

### Disclaimer

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.