# 74LVT16652 3.3V ABT 16-Bit Transceiver/Register with TRI-STATE® Outputs ## **General Description** The LVT16652 consists of sixteen bus transceiver circuits with D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Each byte has separate control inputs which can be shorted together for full 16-bit operation. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes to HIGH logic level. Output Enable pins (OEAB, OEBA) are provided to control the transceiver function. The transceivers are designed for low-voltage (3.3V) V<sub>CC</sub> applications, but with the capability to provide a TTL interface to a 5V environment. The LVT16652 is fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation. Pin Names CPABn, CPBAn SABn, SBAn OEAB<sub>n</sub>, OEBA<sub>n</sub> A<sub>0</sub>-A<sub>16</sub> B<sub>0</sub>-B<sub>16</sub> #### Features ■ Input and output interface capability to systems at 5V **ADVANCE INFORMATION** - Bus-Hold data inputs eliminate the need for external pull-up resistors to hold unused inputs - Live insertion/extraction permitted - Power Up/Down high impedance provides glitch-free bus loading - Outputs source/sink -32 mA/+64 mA - Available in SSOP and TSSOP - Functionally compatible with the 74 series 16652 - Latch-up performance exceeds 500 mA ### **Connection Diagram** Pin Assignment for SSOP and TSSOP | | SSOP EIAJ | TSSOP JEDEC | |----------------------|----------------|----------------| | Order Number | 74LVT16652MEA | 74LVT16652MTD | | | 74LVT16652MEAX | 74LVT16652MTDX | | NS Package<br>Number | MS56A | MTD56 | Description Data Register A Inputs/ Data Register B Inputs/ TRI-STATE Outputs Clock Pulse Inputs TRI-STATE Outputs **Output Enable Inputs** Select Inputs | 1 | | τ , | | 1 | |---------------------|-----|---------------|-----|-----------------------------| | OEAB, - | 1 | $\overline{}$ | 56 | OEBA | | CPAB <sub>1</sub> | 2 | | 55 | - CPBA <sub>1</sub> | | SAB <sub>1</sub> | 3 | | 54 | SBA | | GND | 4 | | 53 | GND | | A <sub>0</sub> — | 5 | | 52 | B <sub>O</sub> | | A, | 6 | | 51 | B <sub>1</sub> | | v <sub>cc</sub> | 7 | | 50 | − ν <sub>cc</sub> | | A2 | 8 | | 49 | — в <sub>2</sub> | | A3 | 9 | | 48 | — в <sub>з</sub> | | A4 - | 10 | | 47 | — 8 <sub>4</sub> | | GND — | 11 | | 46 | — GND | | A <sub>5</sub> — | 12 | | 45 | — B <sub>5</sub> | | A6 | 13 | | 44 | — в <sub>е</sub> | | 4 <sub>7</sub> — | 14 | | 43 | <del>-</del> В <sub>7</sub> | | A8 | 15 | | 42 | — В <sub>8</sub> | | Ag | 16 | | 41 | — В <sub>9</sub> | | 4,0- | 17 | | 40 | — В <sub>і О</sub> | | GND — | 18 | | 39 | GND | | A <sub>1</sub> , — | 19 | | 38 | B <sub>1 1</sub> | | A <sub>1 2</sub> — | 20 | | 3.7 | — B <sub>1 2</sub> | | A <sub>13</sub> — | 21 | | 36 | — B <sub>1 3</sub> | | v <sub>cc</sub> — | 2.2 | | 35 | <b></b> ∨ <sub>CC</sub> | | A <sub>1.4</sub> — | 23 | | 34 | — В <sub>1 4</sub> | | A <sub>15</sub> — | 24 | | 3.3 | — В <sub>15</sub> | | GND — | 25 | | 32 | GND | | SAB <sub>2</sub> — | 26 | | 31 | - SBA <sub>2</sub> | | СРАВ₂ → | 27 | | 30 | — СРВА <sub>2</sub> | | OEAB <sub>2</sub> — | 28 | | 29 | → OEBA <sub>2</sub> | | | | | | TL/E/1303 | | | | | | | TL/F/12024-1 ## **Logic Diagrams** TL/F/12024-2 TL/F/12024-3 Please note that these diagrams are provided only for the understanding of logic operations and should not be used to estimate propagation delays. ## **Functional Description** In the transceiver mode, data present at the HIGH impedance port may be stored in either the A or B register or both. The select (SAB<sub>n</sub>, SBA<sub>n</sub>) controls can multiplex stored and real-time The examples in *Figure 1* demonstrate the four fundamental bus-management functions that can be performed with the LVT16652. Data on the A or B data bus, or both can be stored in the internal D flip-flop by LOW to HIGH transitions at the appro- priate Clock Inputs (CPAB<sub>n</sub>, CPBA<sub>n</sub>) regardless of the Select or Output Enable Inputs. When SAB and SBA are in the real time transfer mode, it is also possible to store data without using the internal D flip-flops by simultaneously enabling OEAB<sub>n</sub> and OEBA<sub>n</sub>. In this configuration each Output reinforces its Input. Thus when all other data sources to the two sets of bus lines are in a HIGH impedance state, each set of bus lines will remain at its last state. #### FIGURE 1 ## Truth Table (Note) | Inputs | | | | Inputs/Outputs | | Operating Mode | | | |-------------------|-------------------|-------------------|-------------------|------------------|------------------|------------------------------------|------------------------------------|------------------------------------------------------| | OEAB <sub>1</sub> | OEBA <sub>1</sub> | CPAB <sub>1</sub> | CPBA <sub>1</sub> | SAB <sub>1</sub> | SBA <sub>1</sub> | A <sub>0</sub> thru A <sub>7</sub> | B <sub>0</sub> thru B <sub>7</sub> | | | L | н | HorL | HorL | х | × | Input | Input | Isolation | | L | Н | ~ | | Х | × | | | Store A and B Data | | X | н | | H or L | х | X | Input | Not Specified | Store A, Hold B | | н | Н | | ~ | х | х | Input | Output | Store A in Both Registers | | L | Х | HorL | ~ | × | X | Not Specified | Input | Hold A, Store B | | L | L | | ~ | Х | × | Output | Input | Store B in Both Registers | | L | L | × | × | × | L | Output | Input | Real-Time B Data to A Bus | | L | L | Х | HorL | х | н | | | Store B Data to A Bus | | Н | н | Х | х | Ļ | х | Input | Output | Real-Time A Data to B Bus | | н | н | HorL | Х | н | х | | | Stored A Data to B Bus | | н | L | HorL | HorL | н | н | Output | Output | Stored A Data to B Bus and<br>Stored B Data to A Bus | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial = LOW to HIGH Clock Transition Note: The data output functions may be enabled or disabled by various signals at OEAB or OEBA inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every LOW to HIGH transition on the clock inputs. This also applies to data I/O (A and B: 8-15) and #2 control pins.