### **SN74LVC137** 3-LINE TO 8-LINE DECODER/DEMULTIPLEXER WITH ADDRESS LATCHES SCAS340A -- MARCH 1994 - REVISED JULY 1995 - EPIC™ (Enhanced-Performance Implanted **CMOS) Submicron Process** - Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at $V_{CC}$ = 3.3 V, $T_A$ = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) > 2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Inputs Accept Voltages to 5.5 V - Package Options Include Plastic Smail-Outline (D), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) **Packages** D. DB. OR PW PACKAGE ### description This 3-line to 8-line decoder/demultiplexer with latches on three address inputs is designed for 2.7-V to 3.6-V V<sub>CC</sub> operation. The SN74LVC137 is designed for high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory are usually less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible. When the latch-enable (G2A) input is low, the SN74LVC137 acts as a decoder/demultiplexer. When G2A transitions from low to high, the address present at the inputs (A, B, and C) is stored in the latches. Further address changes are ignored provided \$\overline{G}\$2A remains high. The output-enable (\$\overline{G}\$1 and \$\overline{G}\$2B) inputs control the outputs independently of the select or latch-enable inputs. All of the outputs are forced high if G1 is low or $\overline{G}2B$ is high. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices in a mixed 3.3-V/5-V system environment. The SN74LVC137 is characterized for operation from -40°C to 85°C. #### **FUNCTION TABLE** | LATCH<br>ENABLE | OUTPUT-<br>ENABLE | | SELECT INPUTS | | | OUTPUTS | | | | | | | | |-----------------|-------------------|-----|---------------|---|---|--------------------------------------------------------------------|----|----|----|----|----|----|----| | G2A | G1 | G2B | С | В | A | YO | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 | | X | X | Н | Х | Х | Х | Н | Н | H | Н | H | Н | Н | Н | | x | L | x | х | X | Х | н | Н | Н | H | Н | н | Н | Н | | L | н | L | L | L | Ļ | L | н | н | Н | Н | н | Н | н | | L | н | L | L | L | н | н | L | н | н | Н | н | Н | н | | L | н | L | L | Н | L | н | Н | L | Н | н | Н | н | Н | | L | н | L | L | Н | Н | Н | н | Н | L | Н | Н | Н | н | | L | н | L | Н | L | L | Н | Н | Н | Н | L | н | Н | н | | L | н | L | н | L | Н | Н | Н | Н | Н | Н | L | Н | Н | | L | н | L | н | н | L | Н | н | н | Н | Н | н | L | Н | | L | н | L | н | н | Н | н | Н | н | н | Н | н | н | L | | н | н | L | х | X | х | Outputs corresponding to stored address = L; all other outputs = H | | | | | | | | EPIC is a trademark of Texas Instruments Incorporated INSTRUMENTS POST OFFICE BOX 655303 @ DALLAS, TEXAS 75265 ### SN74LVC137 3-LINE TO 8-LINE DECODER/DEMULTIPLEXER WITH ADDRESS LATCHES SCAS340A - MARCH 1994 - REVISED JULY 1995 ### logic symbols (alternatives)† $<sup>\</sup>ensuremath{^{\dagger}}$ These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### logic diagram (positive logic) ### SN74LVC137 3-LINE TO 8-LINE DECODER/DEMULTIPLEXER WITH ADDRESS LATCHES SCAS340A - MARCH 1994 - REVISED JULY 1995 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 6.5 V | |-------------------------------------------------------------------------------------------------|--------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 6.5 V | | Output voltage range, VO (see Notes 1 and 2) | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA | | Continuous output current, I <sub>O</sub> (V <sub>O</sub> = 0 to V <sub>CC</sub> ) | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | ±100 mA | | Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 3): D pack | age 1.3 W | | DB pac | ckage 0.55 W | | PW pa | ckage 0.5 W | | Storage temperature range, Teta | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This value is limited to 4.6 V maximum. - The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the Package Thermal Considerations application note in the 1994 ABT Advanced BiCMOS Technology Data Book, literature number SCBD002B. #### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | |-----------------|------------------------------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | | 2.7 | 3.6 | ٧ | | ٧ <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | ٧ | | VIL | Low-level input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | | 8.0 | ٧ | | VI | Input voltage | | 0 | 5.5 | ٧ | | ۷o | Output voltage | | 0 | VCC | ٧ | | ЮН | V <sub>CC</sub> = 2.7 V | | | -12 | mA | | | High-level output current | V <sub>CC</sub> = 3 V | | -24 | IMA | | lOL | V <sub>CC</sub> = 2.7 V | | | 12 | A | | | Low-level output current | V <sub>CC</sub> = 3 V | | 24 | mA | | Δt/Δν | Input transition rise or fall rate | | 0 | 10 | ns/V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 4: Unused inputs must be held high or low to prevent them from floating. # **SN74LVC137** 3-LINE TO 8-LINE DECODER/DEMULTIPLEXER WITH ADDRESS LATCHES SCAS340A - MARCH 1994 - REVISED JULY 1995 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | v <sub>cc</sub> t | MIN TYP# | MAX | UNIT | | |----------------|-------------------------------------------------------------|-------------------|----------------------|------|------|--| | | IOH = -100 μA | MIN to MAX | V <sub>CC</sub> -0.2 | | v | | | ., | 1. 40.14 | 2.7 V | 2.2 | | | | | VOH | IOH = - 12 mA | 3 V | 2.4 | | | | | | IOH = - 24 mA | 3 V | 2.2 | | | | | | I <sub>OL</sub> = 100 μA | MIN to MAX | | 0.2 | 0.2 | | | VOL | I <sub>OL</sub> = 12 mA | 2.7 V | | 0.4 | ٧ | | | | I <sub>OL</sub> = 24 mA | 3 V | | 0.55 | | | | t <sub>i</sub> | V <sub>I</sub> = 5.5 V or GND | 3.6 V | | ±5 | μA | | | loz | V <sub>O</sub> = V <sub>CC</sub> or GND | 3.6 V | | ±10 | μА | | | lcc | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 | 3.6 V | | 10 | μА | | | ΔlCC | One input at VCC - 0.6 V, Other inputs at VCC or GND | 2.7 V to 3.6 V | | 500 | μА | | | Ci | VI = VCC or GND | 3.3 V | | | pF | | | Co | VO = VCC or GND | 3.3 V | | | pF | | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate values under recommended operating conditions. <sup>‡</sup> Typical values are measured at $V_{CC}$ = 3.3 V, $T_A$ = 25°C.