## SN54ABT25244, SN74ABT25244 25-OHM OCTAL BUFFERS/DRIVERS WITH 3-STATE OUTPUTS JUNE 1992-REVISED OCTOBER 1992 - State-of-the-Art EPIC-IIB ™ BICMOS Design Significantly Reduces Power Dissipation - ESD Protection Exceeds 2000 V Per MIL-STD-883C, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17 - Typical V<sub>OLP</sub> (Output Ground Bounce) < 1 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C - Designed to Facilitate Incident-Wave Switching for Line Impedances of 25 $\Omega$ or Greater - Distributed V<sub>CC</sub> and GND Pins Minimize Noise Generated by the Simultaneous Switching of Outputs - Bus-Hold Inputs Eliminate the Need for External Pullup Resistors - Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs #### description The 'ABT25244 is a $25-\Omega$ octal buffer and line driver designed specifically to improve both the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented transceivers. When the output-enable (10E and 20E) inputs are low, the device transmits data from the A inputs to the Y outputs. When 10E and 20E are high, the outputs are in the high-impedance state. SN54ABT25244...JT PACKAGE SN74ABT25244...DW OR NT PACKAGE (TOP VIEW) SN54ABT25244 . . . FK PACKAGE (TOP VIEW) NC - No internal connection This buffer/driver is capable of sinking 188 mA of $I_{OL}$ current, which facilitates switching 25- $\Omega$ transmission lines on the incident wave. The distributed $V_{CC}$ and GND pins minimize switching noise for more reliable system operation. Active bus-hold circuitry is provided to hold unused or floating inputs at a valid logic level. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. The SN54ABT25244 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to 125°C. The SN74ABT25244 is characterized for operation from $-40^{\circ}$ C to 85°C. EPIC-IIB is a trademark of Texas Instruments Incorporated. FUNCTION TABLE (each buffer) | | • | | |-----|-----|--------| | INP | JTS | OUTPUT | | ŌĒ | Α | Υ _ | | L | Н | н | | L | L | н | | н | X | z | ### logic symbol<sup>†</sup> <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## logic diagram (positive logic) Pin numbers shown are for DW, JT, and NT packages. # SN54ABT25244, SN74ABT25244 25-OHM OCTAL BUFFERS/DRIVERS WITH 3-STATE OUTPUTS JUNE 1992-REVISED OCTOBER 1992 | absolute maximum ratings over operating free-air temperature range (unless otherwise | noted)† | |----------------------------------------------------------------------------------------|----------------------| | Supply voltage range, V <sub>CC</sub> | 5 V to 7 V | | Input voltage range, V <sub>I</sub> (see Note 1) | 5 V to 7 V | | Voltage range applied to any output in the disabled or power-off state, V <sub>O</sub> | V to 5.5 V | | Voltage range applied to any output in the high state, $V_0$ | V to V <sub>CC</sub> | | Input clamp current, $I_{ K }(V_{ } < 0)$ | . –18 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | | | Current into any output in the low state, Io: SN54ABT25244 | . 250 mA | | SN74ABT25244 | | | Operating free-air temperature range: SN54ABT25244 | to 125°C | | SN74ABT2524440° | C to 85°C | | Maximum power dissipation at T <sub>A</sub> = 55°C (in still air): DW package | 1 W | | NT package | | | Storage temperature range -65°C | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 2) | | | | SN54AB | SN54ABT25244 | | SN74ABT25244 | | |-----------------|------------------------------------|-----------------|--------|-----------------|-----|--------------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | | 4.5 | 5.5 | 4.5 | 5.5 | ٧ | | VIH | High-level input voltage | | 2 | | 2 | | V | | VIL | Low-level input voltage | <del></del> | | 0.8 | | 0.8 | V | | Vi | Input voltage | | 0 | V <sub>CC</sub> | 0 | Vcc | V | | l <sub>IK</sub> | input clamp current | | | -18 | | -18 | mA | | Іон | High-level output current | | | -53 | | -80 | mA | | loL | Low-level output current | | | 125 | | 188 | mA | | Δ1/Δν | Input transition rise or fall rate | Outputs enabled | | 10 | | 10 | ns/V | | TA | Operating free-air temperature | • | -55 | 125 | -40 | 85 | °C | NOTE 2: Unused or floating inputs must be held high or low. NOTE 1: The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. # SN54ABT25244, SN74ABT25244 25-OHM OCTAL BUFFERS/DRIVERS WITH 3-STATE OUTPUTS JUNE 1992-REVISED OCTOBER 1992 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | | SN5 | SN54ABT25244 | | | SN74ABT25244 | | | | | | |--------------------|---------------------------------------------------------------------|----------------------------------------------|------------------|-----|--------------|------|------|--------------|------|------|--|--|--| | | | | | MIN | TYP† | MAX | MIN | TYP | MAX | UNIT | | | | | Vik | V <sub>CC</sub> = 4.5 V | l <sub>i</sub> = -18 mA | | | | -1.2 | | | -1.2 | V | | | | | | V <sub>CC</sub> = 4.75 V, | = 4.5 V, I <sub>OH</sub> ≈ − 53 mA | | | | | 2.7 | | • | | | | | | V <sub>OH</sub> | V <sub>CC</sub> = 4.5 V, | | | | | | | | | v | | | | | | V <sub>CC</sub> = 4.5 V, | | | | | | 2.4 | | | 1 | | | | | | V <sub>CC</sub> = 4.5 V, | I <sub>OL</sub> = 94 mA | | | | 0.55 | | | 0.55 | | | | | | V <sub>OL</sub> | V <sub>CC</sub> = 4.5 V, | l <sub>OL</sub> = 125 mA | | | | 0.8 | | | | | | | | | | V <sub>CC</sub> = 4.5 V <sub>i</sub> | I <sub>OL</sub> = 188 mA | T | | | | | 0.7 | 1 | | | | | | l <sub>l</sub> | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = V <sub>CC</sub> or GND | | | | ±1 | | | ±1 | μА | | | | | | V <sub>CC</sub> = 4.5 V <sub>i</sub> | V <sub>I</sub> = 0.8 V | | 1 | | 100 | _ | | 100 | μА | | | | | I <sub>hold</sub> | V <sub>CC</sub> = 4.5 V, | V <sub>I</sub> = 2 V | A pins | | | 100 | | - | -100 | | | | | | l <sub>OZH</sub> ‡ | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | • | 1 | | 50 | | | 50 | μА | | | | | lozL <sup>‡</sup> | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.5 V | | | -50 | | -50 | | -50 | μΑ | | | | | OFF | V <sub>CC</sub> = 0 V, | V <sub>I</sub> or V <sub>O</sub> ≤ 4.5 V | | | ±500 | | ±100 | | μА | | | | | | ICEX | V <sub>CC</sub> ≈ 5.5 V, | V <sub>O</sub> = 5.5 V | Outputs high | | | 50 | | | 50 | μΑ | | | | | lo <sup>§</sup> | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.5 V | | -50 | | 180 | -50 | | 180 | mA | | | | | | V <sub>CC</sub> = 5.5 V,<br>V <sub>I</sub> = V <sub>CC</sub> or GND | Outputs open, | Outputs high | | | 500 | | | 500 | μA | | | | | lcc | | | Outputs low | 30 | | | | 30 | mΑ | | | | | | | | | Outputs disabled | | | 500 | | | 500 | μА | | | | | Δlcc | V <sub>CC</sub> = 5.5 V, | V <sub>CC</sub> = 5.5 V, One input at 3.4 V, | | | | 1 | | | | | | | | | | Other inputs at V <sub>CC</sub> or GND | | | | | | | | 1 | mA | | | | | Ci | V <sub>CC</sub> = 5 V, | V <sub>I</sub> =V <sub>CC</sub> or GND | | | | | - | | | pF | | | | | C <sub>0</sub> | V <sub>CC</sub> = 5 V, | V <sub>O</sub> =V <sub>CC</sub> or GND | | | | | | | | pF | | | | <sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. <sup>\*</sup> For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. Not more than one output should be tested at a time, and the duration of the test should not exceed one second. This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>0</sub> = 50 Ω, t<sub>f</sub> ≤ 2.5 ns, t<sub>f</sub> ≤ 2.5 ns - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms