# SN74ALVC245 OCTAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS SCES271 - APRIL 1999 - EPIC™ (Enhanced-Performance Implanted CMOS) Submicron Process - Package Options Include Plastic Small-Outline (DW), Thin Very Small-Outline (DGV), and Thin Shrink Small-Outline (PW) Packages ### description This octal bus transceiver is designed for 1.65-V to 3.6-V $V_{CC}$ operation. The SN74ALVC245 is designed for asynchronous communication between data buses. The device transmits data from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable $(\overline{OE})$ input can be used to disable the device so the buses are effectively isolated. DGV, DW, OR PW PACKAGE (TOP VIEW) To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. The SN74ALVC245 is characterized for operation from -40°C to 85°C. ### **FUNCTION TABLE** | INP | UTS | OPERATION | | | | |-----|-----|-----------------|--|--|--| | ŌĒ | DIR | OPERATION | | | | | L | L | B data to A bus | | | | | L | Н | A data to B bus | | | | | Н | Х | Isolation | | | | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC is a trademark of Texas Instruments Incorporated. <sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. # logic diagram (positive logic) # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |---------------------------------------------------------------------|----------------| | Input voltage range, V <sub>I</sub> : Except I/O ports (see Note 1) | | | I/O ports (see Notes 1 and 2) | | | Output voltage range, VO (see Notes 1 and 2) | | | Input clamp current, $I_{IK}$ ( $V_I < 0$ ) | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Continuous output current, IO | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DGV pac | kage 146°C/W | | DW pack | age 97°C/W | | PW pack | age 128°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. This value is limited to 4.6 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51. # recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | | |----------------|------------------------------------|----------------------------------------------|------------------------|------------------------|------|--| | Vcc | Supply voltage | | 1.65 | 3.6 | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | 0.65 × V <sub>CC</sub> | | | | | $v_{IH}$ | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | | | $V_{IL}$ | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | | | | ٧ <sub>I</sub> | Input voltage | • | 0 | VCC | V | | | ٧o | Output voltage | | 0 | VCC | V | | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | 1 | High-level output current | V <sub>CC</sub> = 2.3 V | | -12 | mA | | | ЮН | | $V_{CC} = 2.7 \text{ V}$ | | -12 | | | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | Low-level output current | V <sub>CC</sub> = 2.3 V | | 12 | mA | | | lOL | | $V_{CC} = 2.7 \text{ V}$ | | 12 | | | | | | V <sub>CC</sub> = 3 V | | 24 | | | | Δt/Δν | Input transition rise or fall rate | • | | 5 | ns/V | | | TΑ | Operating free-air temperature | | -40 | 85 | °C | | NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # PRODUCT PREVIEW # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | TEST CONDITIONS | | v <sub>cc</sub> | MIN | TYP† | MAX | UNIT | | |-----------------|----------------|-----------------------------------------|----------------------------------------|-----------------|---------------------|------|------|------|--| | | | $I_{OH} = -100 \mu\text{A}$ | | 1.65 V to 3.6 V | V <sub>CC</sub> -0. | 2 | | | | | | | $I_{OH} = -4 \text{ mA}$ | | 1.65 V | 1.2 | | | | | | | | I <sub>OH</sub> = -6 mA | | 2.3 V | 2 | | | | | | $v_{OH}$ | | | | 2.3 V | 1.7 | | | ٧ | | | | | I <sub>OH</sub> = -12 mA | | 2.7 V | 2.2 | | | | | | | | | | 3 V | 2.4 | | | | | | | | I <sub>OH</sub> = -24 mA | | 3 V | 2 | | | | | | | | I <sub>OL</sub> = 100 μA | | 1.65 V to 3.6 V | | | 0.2 | | | | | | I <sub>OL</sub> = 4 mA | | 1.65 V | | | 0.45 | | | | | | $I_{OL} = 6 \text{ mA}$ | | 2.3 V | | | 0.4 | V | | | VOL | | I <sub>OL</sub> = 12 mA | | 2.3 V | | | 0.7 | .7 | | | | | | | 2.7 V | 0.4 | | | | | | | | I <sub>OL</sub> = 24 mA | | 3 V | | | 0.55 | | | | l <sub>l</sub> | | $V_I = V_{CC}$ or GND | | 3.6 V | | | ±5 | μΑ | | | loz‡ | | VO = VCC or GND | | 3.6 V | | | ±10 | μΑ | | | Icc | | $V_I = V_{CC}$ or GND, | IO = 0 | 3.6 V | | | 20 | μΑ | | | ∆lcc | | One input at V <sub>CC</sub> – 0.6 V, | Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V | | | 750 | μΑ | | | Ci | Control inputs | V <sub>I</sub> = V <sub>CC</sub> or GND | | 3.3 V | | | | pF | | | C <sub>io</sub> | A or B ports | V <sub>O</sub> = V <sub>CC</sub> or GND | | 3.3 V | | | | pF | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |------------------|-----------------|----------------|-------------------------|------------------------------------|-----|---------------------------|-----|------------------------------------|-----|------| | | | | TYP | MIN | MAX | MIN | MAX | MIN | MAX | | | <sup>t</sup> pd | A or B | B or A | | | | | | | | ns | | <sup>t</sup> en | Œ | A or B | | | | | | | | ns | | <sup>t</sup> dis | Œ | A or B | | | | | | | | ns | # operating characteristics, $T_A = 25^{\circ}C$ | PARAMETER | | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V V <sub>CC</sub> = 2.5 V V <sub>CC</sub> = | | V <sub>CC</sub> = 3.3 V | UNIT | | |---------------------------------|-------------------------------|------------------|-------------------------------------------------------------------|-----|-------------------------|-------|----| | | | 1E31 CONDITIONS | TYP | TYP | TYP | CINIT | | | <u> </u> | Power dissipation capacitance | Outputs enabled | C <sub>1</sub> = 0. f = 10 MHz | | | | nE | | <sup>C</sup> pd per transceiver | | Outputs disabled | C[=0, 1=10 MH2 | | | | pF | <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. # PARAMETER MEASUREMENT INFORMATION V<sub>CC</sub> = 1.8 V - NOTES: A. CL includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_r \leq$ 2 ns, $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ### PARAMETER MEASUREMENT INFORMATION $V_{CC} = 2.5 V \pm 0.2 V$ NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O}$ = 50 $\Omega$ , $t_{f} \leq$ 2 ns, $t_{f} \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 2. Load Circuit and Voltage Waveforms # PARAMETER MEASUREMENT INFORMATION $V_{CC} = 2.7 \text{ V}$ AND 3.3 V $\pm$ 0.3 V NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. **ENABLE AND DISABLE TIMES** - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . PROPAGATION DELAY TIMES - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 3. Load Circuit and Voltage Waveforms ### IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated