SCES050G - AUGUST 1995 - REVISED JANUARY 1998 - **Member of the Texas Instruments** Widebus™ Family - **EPIC™** (Enhanced-Performance Implanted **CMOS) Submicron Process** - All Outputs Have Equivalent 26- $\Omega$ Series Resistors, So No External Resistors Are Required - ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 250 mA Per **JESD 17** - Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors - **Package Options Include Plastic Thin** Shrink Small-Outline (DGG), Thin Very Small-Outline (DGV), and 300-mil Shrink Small-Outline (DL) Packages #### description This 12-bit to 24-bit registered bus exchanger is designed for 2.3-V to 3.6-V V<sub>CC</sub> operation. The SN74ALVCHR162269A is used applications in which two separate ports must be multiplexed onto, or demultiplexed from, a single port. It is particularly suitable as an interface between synchronous DRAMs and high-speed microprocessors. Data is stored in the internal B-port registers on the low-to-high transition of the clock (CLK) input when the appropriate clock-enable (CLKENA) #### DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection inputs are low. Proper control of these inputs allows two sequential 12-bit words to be presented as a 24-bit word on the B port. For data transfer in the B-to-A direction, a single storage register is provided. The select (SEL) line selects 1B or 2B data for the A outputs. The register on the A output permits the fastest possible data transfer, thus extending the period during which the data is valid on the bus. The control terminals are registered so that all transactions are synchronous with CLK. Data flow is controlled by the active-low output enables (OEA, OEB1, and OEB2). To ensure the high-impedance state during power up or power down, a clock pulse should be applied as soon as possible and OE should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Due to OE being routed through a register, the active state of the outputs cannot be determined prior to the arrival of the first clock pulse. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC and Widebus are trademarks of Texas Instruments Incorporated. SCES050G - AUGUST 1995 - REVISED JANUARY 1998 #### description (continued) All outputs are designed to sink up to 12 mA and include equivalent 26- $\Omega$ resistors to reduce overshoot and undershoot. The SN74ALVCHR162269A is characterized for operation from -40°C to 85°C. #### **Function Tables** #### **OUTPUT ENABLE** | INPUTS | | | OUTPUTS | | | |------------|-----|-----|---------|--------|--| | CLK | OEA | OEB | Α | 1B, 2B | | | $\uparrow$ | Н | Н | Z | Z | | | <b>↑</b> | Н | L | z | Active | | | <b>↑</b> | L | Н | Active | Z | | | <b>↑</b> | L | L | Active | Active | | #### A-TO-B STORAGE (OEB = L) | | INPUTS | | | OUTI | PUTS | |---------|---------|------------|---|-------------------|-------------------| | CLKENA1 | CLKENA2 | CLK | Α | 1B | 2B | | L | Н | <b>↑</b> | ٦ | L | 2B <sub>0</sub> † | | L | Н | $\uparrow$ | Н | Н | 2B <sub>0</sub> † | | L | L | $\uparrow$ | L | L | L | | L | L | $\uparrow$ | Н | Н | Н | | Н | L | $\uparrow$ | L | 1B <sub>0</sub> † | L | | Н | L | $\uparrow$ | Н | 1B <sub>0</sub> † | Н | | Н | Н | Χ | Χ | 1B <sub>0</sub> † | 2B <sub>0</sub> † | <sup>†</sup>Output level before the indicated steady-state input conditions were established #### B-TO-A STORAGE (OEA = L) | | INPL | OUTPUT | | | |----------|------|--------|----|--------------------------------------| | CLK | SEL | 1B | 2B | A | | Х | Н | Х | Х | A <sub>0</sub> † | | Х | L | Χ | Χ | A <sub>0</sub> †<br>A <sub>0</sub> † | | <b>↑</b> | Н | L | X | L | | <b>↑</b> | Н | Н | X | Н | | <b>↑</b> | L | Χ | L | L | | <b>↑</b> | L | X | Н | Н | <sup>†</sup> Output level before the indicated steady-state input conditions were established # logic diagram (positive logic) SCES050G - AUGUST 1995 - REVISED JANUARY 1998 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 4.6 V | |---------------------------------------------------------------|-------------|--------------------------------------------| | Input voltage range, V <sub>I</sub> : Except I/O ports (see I | | | | I/O ports (see Notes 1 | and 2) | 0.5 V to V <sub>CC</sub> + 0.5 V | | Output voltage range, V <sub>O</sub> (see Notes 1 and 2) | | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Input clamp current, $I_{ K }(V_{ } < 0)$ | | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | | | | Continuous output current, IO | | ±50 mA | | Continuous current through each V <sub>CC</sub> or GND | | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): | DGG package | 81°C/W | | | DGV package | 86°C/W | | | DL package | 74°C/W | | Storage temperature range, T <sub>sto</sub> | · | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. This value is limited to 4.6 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51. #### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | |-------------------|--------------------------------------------------------------------|--------------------------------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | ٧ | | V <sub>IH</sub> H | V <sub>CC</sub> = 2.3 V to 2.7 V | | 1.7 | | V | | | High-level input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | , v | | V <sub>IL</sub> | Less level innut vallen | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | V | | | Low-level input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | | 8.0 | ľ | | V <sub>I</sub> | Input voltage | • | 0 | Vcc | ٧ | | ٧o | Output voltage | | 0 | Vcc | ٧ | | | | V <sub>CC</sub> = 2.3 V | | ф | | | IОН | High-level output current | V <sub>CC</sub> = 2.7 V | | -8 | mA | | | | V <sub>CC</sub> = 3 V | | -12 | | | | | V <sub>CC</sub> = 2.3 V | | 6 | | | loL | Low-level output current | V <sub>CC</sub> = 2.7 V | | 8 | mA | | | | V <sub>CC</sub> = 3 V | | 12 | | | Δt/Δν | Input transition rise or fall rate | | 0 | 10 | ns/V | | Τ <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCES050G - AUGUST 1995 - REVISED JANUARY 1998 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | TEST C | ONDITIONS | vcc | MIN | TYPT | MAX | UNIT | | |-----------------|-------------------------------------------------------|----------------------------------------------------|----------------------------------------|----------------|--------------------|------|------|------|--| | | | I <sub>OH</sub> = -100 μA | | 2.3 V to 3.6 V | V <sub>CC</sub> -0 | .2 | | | | | | | I <sub>OH</sub> = -4 mA | V <sub>IH</sub> = 1.7 V | 2.3 V | 1.9 | | | | | | | | 10H = -4 IIIA | V <sub>IH</sub> = 2 V | 2.7 V | 2.2 | | | | | | VOH | I <sub>OH</sub> = -6 mA | V <sub>IH</sub> = 1.7 V | 2.3 V | 1.7 | | | V | | | | | | IOH = -0 IIIA | V <sub>IH</sub> = 2 V | 3 V | 2.4 | | | | | | | $I_{OH} = -8 \text{ mA},$ | V <sub>IH</sub> = 2 V | 2.7 V | 2 | | | | | | | | | $I_{OH} = -12 \text{ mA},$ | V <sub>IH</sub> = 2 V | 3 V | 2 | | | | | | | | I <sub>OL</sub> = 100 μA | | 2.3 V to 3.6 V | | | 0.2 | | | | | | I <sub>OL</sub> = 4 mA | V <sub>IL</sub> = 0.7 V | 2.3 V | | | 0.4 | | | | | IOL = 4 MA | V <sub>IL</sub> = 0.8 V | 2.7 V | | | 0.4 | .4 | | | | VOL | | le. 6 mA | V <sub>IL</sub> = 0.7 V | 2.3 V | | | 0.55 | ٧ | | | | I <sub>OL</sub> = 6 mA | V <sub>IL</sub> = 0.8 V | 3 V | | | 0.55 | - | | | | | $I_{OL} = 8 \text{ mA},$ | V <sub>IL</sub> = 0.8 V | 2.7 V | | | 0.6 | | | | | | | $I_{OL} = 12 \text{ mA},$ $V_{IL} = 0.8 \text{ V}$ | | 3 V | | | 8.0 | | | | lį | | V <sub>I</sub> = V <sub>CC</sub> or GND | | 3.6 V | | | ±5 | μΑ | | | | | V <sub>I</sub> = 0.7 V | | 2.3 V | 45 | | | | | | | | V <sub>I</sub> = 1.7 V | | 2.5 V | -45 | | | | | | l(hold) | VOL II II(hold) IOZ ICC AICC Ci Control inputs | V <sub>I</sub> = 0.8 V | | 3 V | 75 | | | μΑ | | | l(hold) | | V <sub>I</sub> = 2 V | | 3 * | -75 | | | ] | | | | | $V_1 = 0 \text{ to } 3.6 \text{ V}^{\ddagger}$ | | 3.6 V | | | ±500 | | | | loz§ | | $V_O = V_{CC}$ or GND | | 3.6 V | | | ±10 | μΑ | | | | | $V_I = V_{CC}$ or GND, | IO = 0 | 3.6 V | | | 40 | μΑ | | | ∆lcc | | One input at V <sub>CC</sub> - 0.6 V, | Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V | | | 750 | μΑ | | | | Control inputs | V <sub>I</sub> = V <sub>CC</sub> or GND | | 3.3 V | | 5 | | рF | | | C <sub>io</sub> | A or B ports | $V_O = V_{CC}$ or GND | | 3.3 V | | 8.5 | | рF | | <sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. ‡This is the bus-hold maximum dynamic current required to switch the input from one state to another. $<sup>\</sup>mbox{\ensuremath{\$}}\mbox{ For I/O ports, the parameter I}_{\mbox{\ensuremath{OZ}}}\mbox{ includes the input leakage current.}$ SCES050G - AUGUST 1995 - REVISED JANUARY 1998 # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 and 2) | | | | VCC = | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.15 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-----------------|----------------|--------------------------------|-------|-----|-------------------------|-----|-------------------------------------|-----|------------------------------------|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | fclock | Clock freque | псу | | 95 | | 115 | | 135 | | 135 | MHz | | t <sub>w</sub> | Pulse duration | on, CLK high or low | 5.2 | | 4.3 | | 3.3 | | 3.3 | | ns | | | | A data before CLK↑ | 1.4 | | 1.4 | | 0.9 | | 1 | | | | | Setup time | B data before CLK↑ | 1.6 | | 1.5 | | 1 | | 1.1 | | | | t <sub>su</sub> | | SEL before CLK↑ | 0.8 | | 1.1 | | 1.3 | | 1.3 | | ns | | <sup>ı</sup> su | | CLKENA1 or CLKENA2 before CLK↑ | 0.8 | | 1 | | 0.7 | | 0.8 | | | | | | OE before CLK↑ | 1.7 | | 1.6 | | 1.1 | | 1.2 | | | | | | A data after CLK↑ | 0.9 | | 0.9 | | 1.1 | | 1.2 | | | | | | B data after CLK↑ | 0.8 | | 0.6 | | 0.8 | | 1 | | | | th | Hold time | SEL after CLK↑ | 1.1 | | 0.8 | | 1.6 | | 1.7 | | ns | | | | CLKENA1 or CLKENA2 after CLK↑ | 1.4 | | 1 | | 1.4 | | 1.6 | | | | | | OE after CLK↑ | 0.9 | · | 0.8 | · | 1 | | 1.2 | · | | # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 and 2) | PARAMETER | FROM<br>(INPUT) | | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.15 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |------------------|-----------------|-----------|-----|------------------------------------|-----|-------------------------|-----|-------------------------------------|-----|------------------------------------|-----|------| | | | (0011 01) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | f <sub>max</sub> | | | 95 | | 115 | | 135 | | 135 | | MHz | | | | CLK | В | 1.8 | 7.1 | | 6.9 | 2.3 | 5.6 | 2.2 | 5.8 | ns | | | <sup>t</sup> pd | | Α | 1.4 | 5.8 | | 5.8 | 2 | 5 | 2 | 5.2 | 115 | | | | CLK | В | 2.4 | 7.2 | | 6.9 | 2.3 | 5.6 | 2.3 | 5.8 | 20 | | | <sup>t</sup> en | | Α | 2.1 | 6.2 | | 6 | 2.1 | 5.2 | 2.1 | 5.3 | ns | | | <sup>†</sup> dis | CLK | В | 2.6 | 7.9 | | 6.7 | 2.3 | 5.8 | 2.4 | 6 | ns | | | | | Α | 2 | 7.8 | | 6.2 | 2.2 | 5.9 | 2.1 | 6 | 10 | | # operating characteristics, T<sub>A</sub> = 25°C | PARAMETER | | | TEST CONDITIONS | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | V <sub>CC</sub> = 3.3 V<br>± 0.15 V | UNIT | |-----------------|-------------------------------|----------------------|---------------------|------------|------------------------------------|-------------------------------------|------| | | Power dissipation capacitance | All outputs enabled | 0. 0 | f 10 MIL | 142 | 172 | pF | | C <sub>pd</sub> | per exchanger | All outputs disabled | C <sub>L</sub> = 0, | f = 10 MHz | 115 | 129 | рг | #### PARAMETER MEASUREMENT INFORMATION $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ NOTES: A. CL includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2 ns. $t_f \leq$ 2 ns. - The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis- - F. tpzL and tpzH are the same as ten. - G. tpl H and tpHI are the same as tod. Figure 1. Load Circuit and Voltage Waveforms SCES050G - AUGUST 1995 - REVISED JANUARY 1998 #### PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.7 V AND 3.3 V $\pm$ 0.3 V NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tplH and tpHL are the same as tod. Figure 2. Load Circuit and Voltage Waveforms #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright @ 1998, Texas Instruments Incorporated