## **AUTO-ZEROED MONOLITHIC OPERATIONAL AMPLIFIER** ## **FEATURES** | First Monolithic Chopper-Stabilized Amplifier | | | | | |-----------------------------------------------|--------|--|--|--| | With On-Chip Nulling Capacitors | - | | | | | Offset Voltage | 5 μV | | | | | Offset Voltage Drift | | | | | | Low Supply Current | 350 μA | | | | | High Common-Mode Rejection | 116 dB | | | | | Single Supply Operation | | | | | | High Slew Rate | | | | | | Wide Bandwidth | 1.5 MHz | |------------------------------|-----------------------------------------| | High Open-Loop Voltage Gain | | | $(R_L = 10 \text{ k}\Omega)$ | 120 dB | | Low Input Voltage Noise | | | (0.1 Hz to 1 Hz) | <b>0.6</b> 5 μ <b>V</b> <sub>P-</sub> ρ | | Pin Compatible With ICL7650 | • | ■ Lower System Parts Count # 8 ## **FUNCTIONAL DIAGRAM** ## TC911 #### **GENERAL DESCRIPTION** The TC911 CMOS auto-zeroed operational amplifier is the first complete monolithic chopper-stabilized amplifier. Chopper operational amplifiers like the ICL7650/7652 and LTC1052 require user-supplied, external offset compensation storage capacitors. External capacitors are not required with the TC911. Just as easy to use as the conventional 741 type amplifier, the TC911 significantly reduces offset voltage errors. Pinout matches the OP07/741/7650 8-pin mini-DIP configuration. Several system benefits arise by eliminating the external chopper capacitors: lower system parts count; reduced assembly time and cost; greater system reliability; reduced PC board layout effort and greater board area utilization. Also, space savings can be significant in multiple-amplifier designs. Electrical specifications include 15 $\mu$ V maximum offset voltage, 0.15 $\mu$ V/°C maximum offset voltage temperature coefficient. Offset voltage error is five times lower than the premium OP07E bipolar device. The TC911 improves offset drift performance by eight times. Low offset voltage errors eliminate trim procedures during manufacturing, periodic recalibrations, and reliability problems caused by damaged or misadjusted trim potentiometers. The TC911 automatically corrects offset voltage drift with time. Operational amplifier long-term drift is less easily controlled and more expensive to maintain when low offset errors are obtained by trimming thin-film resistors. The TC911 internal circuits correct errors repetitively at a 200 Hz rate. Long-term drift is effectively eliminated. The TC911 operates from dual or single power supplies. Supply current is typically 350 $\mu$ A. Single 4.5V to 16V supply operation is possible, making single 9V battery operation possible. The TC7660 DC-to-DC converter can easily supply a negative potential in dual-supply applications where only a +5V system supply is available. Open-loop voltage gain is 115 dB minimum with a 10 k $\Omega$ load. Unity gain bandwidth is 1.5 MHz. Slew rate is 2.5 V/ $\mu$ s. Common-mode rejection ratio is 116 dB. Input common-mode range extends from 2V below the positive supply to the negative supply. The TC911 is available in three package types: 8-pin plastic DIP, ceramic DIP and SO package. Die are available for hybrid applications. For precision dual- and quad-monolithic chopperstabilized amplifiers, see the TC913 (dual) and TC914 (quad) data sheets. #### ORDERING INFORMATION | Part No. | Package | Temperature<br>Range | Maximum<br>Offset<br>Voltage | | | |-----------|----------------------|----------------------|------------------------------|--|--| | TC911ACPA | 8-Pin<br>Plastic DIP | 0°C to +70°C | 15 μV | | | | TC911ACOA | 8-Pin SO | 0°C to +70°C | 15 μV | | | | TC911BCPA | 8-Pin<br>Plastic DIP | 0°C to +70°C | 30 μV | | | | TC911BCOA | 8-Pin SO | 0°C to +70°C | 30 μV | | | | TC911AIJA | 8-Pin<br>CerDIP | -25°C to +85°C | 15 μV | | | | TC911BIJA | 8-Pin<br>CerDIP | -25°C to +85°C | 30 μV | | | ## PIN CONFIGURATION (SO and DIP) #### **BONDING DIAGRAM** ## R # AUTO-ZEROED MONOLITHIC OPERATIONAL AMPLIFIER ## TC911 ## **ABSOLUTE MAXIMUM RATINGS** | Total Supply Voltage (V <sub>S</sub> to V <sub>S</sub> ) | +18V | |----------------------------------------------------------|--------------------------------| | Input Voltage | $(V_S^++0.3V)$ to $(V_S^0.3V)$ | | Current into Any Pin | 10 mA | | While Operating | 100 μΑ | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (Soldering, 10 | 0 sec)+300°C | | Operating Temperature Range | | | C Device | 0°C to +70°C | | l Device | 25°C to +85°C | | Package Power Dissipation (T <sub>A</sub> = +25°C) | | |----------------------------------------------------|--------| | CerDIP | 500 mW | | Plastic DIP and SO | 375 mW | Static-sensitive device. Unused devices should be stored in conductive material. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. ## **ELECTRICAL CHARACTERISTICS:** $V_S = \pm 5V$ , $T_A = +25$ °C, unless otherwise indicated. | Symbol | Parameter | Test Conditions | TC911A | | | TC911B | | | | |-------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------|--------------|---------------------|---------------------|------------|-------------------|----------------------------------------| | | | | Min | Тур | Max | Min | Тур | Max | Unit | | Vos | Input Offset Voltage | T <sub>A</sub> = +25°C | | 5 | 15 | _ | 15 | 30 | μV | | TCV <sub>OS</sub> | Average Temperature<br>Coefficient of Input<br>Offset Voltage | $0^{\circ}C \le T_{A} \le +70^{\circ}C$<br>-25°C \le T_{A} \le +85°C | _ | 0.05<br>0.05 | 0.15<br>0.15 | | 0.1<br>0.1 | 0.25<br>0.25 | μV/°C<br>μV/°C | | l <sub>B</sub> | Average Input Bias<br>Current | $T_A = +25^{\circ}C$<br>$0^{\circ}C \le T_A \le +70^{\circ}C$<br>$-25^{\circ}C \le T_A \le +85^{\circ}C$ | | = | 70<br>3<br>4 | | = | 120<br>4<br>6 | pA<br>nA<br>nA | | los | Average Input<br>Offset Current | | _ | 5 | 20 | | 10 | 40 | pA | | e <sub>N</sub> | Input Voltage Noise | 0.1 to 1 Hz, $R_S \le 100\Omega$<br>0.1 to 10 Hz, $R_S \le 100\Omega$ | _ | 0.65<br>11 | _ | _ | 0.65<br>11 | _ | μV <sub>P-P</sub><br>μV <sub>P-P</sub> | | CMRR | Common-Mode<br>Rejection Ratio | $V_{\tilde{S}} \le V_{CM} \le V_{\tilde{S}}^{+} - 2.2$ | 110 | 116 | _ | 105 | 110 | | dB | | CMVR | Common-Mode<br>Voltage Range | | V <sub>s</sub> | _ | V <sub>S</sub> -2 | Vs | | V <sub>S</sub> −2 | ٧ | | A <sub>OL</sub> | Open-Loop Voltage<br>Gain | $R_L = 10 \text{ k}\Omega, V_O = \pm 4V$ | 115 | 120 | | 110 | 120 | _ | dB | | V <sub>OUT</sub> | Output Voltage Swing | $R_L = 10 \text{ k}\Omega$ | V <sub>S</sub> +0.3 | _ | V <sub>S</sub> −0.9 | V <sub>s</sub> +0.3 | | Vs −0.9 | V | | BW | Closed Loop<br>Bandwidth | Closed Loop Gain = +1 | | 1.5 | _ | | 1.5 | | MHz | | SR | Slew Rate | $R_L = 10 \text{ k}\Omega$ , $C_L = 50 \text{ pF}$ | 1 – | 2.5 | _ | _ | 2.5 | | V/µs | | PSRR | Power Supply<br>Rejection Ratio | ±3.3V to ±5.5V | 112 | _ | | 105 | _ | _ | dB | | Vs | Operating Supply<br>Voltage Range | Split Supply<br>Single Supply | ±3<br>4.5 | _ | ±8<br>16 | ±3<br>4.5 | | ±8<br>16 | V | | Is | Quiescent Supply<br>Current | V <sub>S</sub> = ±5V | _ | 350 | 600 | _ | - | 800 | μА | # AUTO-ZEROED MONOLITHIC OPERATIONAL AMPLIFIER ## TC911 ## **TYPICAL CHARACTERISTICS CURVES** The CMOS TC911 is pin compatible with the GE/Intersil ICL7650 chopper-stabilized amplifier. The ICL7650 must use external 0.1 $\mu\text{F}$ capacitors connected at pins 1 and 8. With the TC911, external offset voltage error canceling capacitors are not required. On the TC9911 pins 1, 8 and 5 are not connected internally. The ICL7650 uses pin 5 as an optional output clamp connection. External chopper capacitors and clamp connections are not necessary with the TC911. External circuits connected to pins 1, 8 and 5 will have no effect. The TC911 can be quickly evaluated in existing ICL7650 designs. Since external capacitors are not required, system part count, assembly time, and total system cost are reduced. Reliability is increased and PC board layout eased by having the error storage capacitors integrated on the TC911 chip. The TC911 pinout matches many existing op-amps: 741, LM101, LM108, OP05–OP08, OP20, OP21, ICL7650 and ICL7652. In many applications operating from +5V supplies the TC911 offers superior electrical performance and can be a functional pin-compatible replacement. Offset voltage correction potentiometers, compensation capacitors, and chopper-stabilization capacitors can be removed when retrofitting existing equipment designs. ### Thermocouple Errors Heating one joint of a loop made from two different metallic wires causes current flow. This is known as the Seebeck effect. By breaking the loop, an open circuit voltage Figure 1. Unwanted Thermocouple Errors Eliminated by Reducing Thermal Gradients and Balancing Junctions (Seebeck voltage) can be measured. Junction temperature and metal type determine the magnitude. Typical values are 0.1 $\mu$ V/°C to 10 $\mu$ V/°C. Thermal-induced voltages can be many times larger than the TC911 offset voltage drift. Unless unwanted thermocouple potentials can be controlled, system performance will be less than optimum. Unwanted thermocouple junctions are created when leads are soldered or sockets/connectors are used. Low thermo-electric coefficient solder can reduce errors. A 60% Sn/36% Pb solder has 1/10 the thermal voltage of common 64% Sn/36% Pb solder at a copper junction. The number and type of dissimilar metallic junctions in the input circuit loop should be balanced. If the junctions are kept at the same temperature, their summation will add to zero-canceling errors (Figure 1). Shielding precision analog circuits from air currents — especially those caused by power dissipating components and fans — will minimize temperature gradients and thermocouple-induced errors. ## Avoiding Latch-Up Junction-isolated CMOS circuits inherently contain a parasitic p-n-p-n transistor circuit. Voltages exceeding the supplies by 0.3V should not be applied to the device pins. Larger voltages can turn the p-n-p-n device on, causing excessive device power supply current and excessive power dissipation. TC911 power supplies should be established at the same time or before input signals are applied. If this is not possible input current should be limited to 0.1 mA to avoid triggering the p-n-p-n structure. #### **Static Protection** Input pins are protected against electrostatic fields. Static handling procedures should be used with all CMOS devices. Many companies provide services, educational material, and supplies to aid electronic equipment manufacturers to establish "static safe" CMOS component handling areas. A partial company list is: 3M Static Control Systems Div 223-23W EM Center St Paul, MN 55101 (800) 792-1072 Semtronics P.O. Box 592 Martinsville, NJ 08836 (201) 561-9520 ## **Overload Recovery** The TC911 recovers quickly from the output saturation. Typical recovery time from positive output saturation is 20 ms. Negative output saturation recovery time is typically 5 ms. 8 ## TYPICAL APPLICATIONS