74ABT821 #### **FFATURES** - High speed parallel registers with positive edge-triggered D-type flipflops - Ideal where high speed, light loading, or increased fan-in are required with MOS microprocessors - Output capability: +64mA/-32mA - Latch-up protection exceeds 500mA per Jedec JC40.2 Std 17 - ESD protection exceeds 2000 V per MIL STD 883C Method 3015.6 and 200 V per Machine Model #### DESCRIPTION The 74ABT821 high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive. The 74ABT821 Bus interface Register is designed to eliminate the extra packages required to buffer existing registers and provide extra data width for wider data/address paths of buses carrying parity. The 'ABT821 is a buffered 10-bit wide version of the 'ABT374/'ABT534 functions. The 'ABT821 is a 10-bit, edge triggered register coupled to ten 3-State output #### QUICK REFERENCE DATA | SYMBOL | PARAMETER | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V | TYPICAL | UNIT | |-----------------|-------------------------------|-------------------------------------------------|---------|------| | фи<br>фи | Propagation delay<br>CP to On | C <sub>L</sub> = 50pF; V <sub>CC</sub> = 5V | 5.4 | ns | | C <sub>IN</sub> | Input capacitance | V <sub>I</sub> = 0V or V <sub>CC</sub> | 4 | рF | | Cout | Output capacitance | V <sub>I</sub> = 0V or V <sub>CC</sub> | 7 | pF | | locz | Total supply current | Outputs Disabled; V <sub>CC</sub> = 5.5V | 500 | nA | #### ORDERING INFORMATION | PACKAGES | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 24-pin plastic DIP | -40°C to +85°C | 74ABT821N | | 24-pin plastic SOL | -40°C to +85°C | 74ABT821D | buffers. The two sections of the device are controlled independently by the clock (CP) and Output Enable (OE) control gates. The register is fully edge triggered. The state of each D input, one set-up time before the Low-to-High clock transition is transferred to the corresponding flip-flop's Q output. The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microprocessors. The active Low Output Enable ( $\overline{OE}$ ) controls all ten 3-State buffers independent of the register operation. When $\overline{OE}$ is Low, the data in the register appears at the outputs. When $\overline{OE}$ is High, the outputs are in high impedance "off" state, which means they will neither drive nor load the bus. ### PIN CONFIGURATION **LOGIC SYMBOL** LOGIC SYMBOL (IEEE/IEC) April 24, 1991 74ABT821 ## **PIN DESCRIPTION** | PIN NUMBER | SYMBOL | NAME AND FUNCTION | | | | |-------------------------------------------|-----------------|----------------------------------------|--|--|--| | 1 | ŌĒ | Output Enable input (active Low) | | | | | 2, 3, 4, 5, 6, 7<br>8, 9, 10, 11 | D0 - D9 | Data inputs | | | | | 14, 15, 16, 17, 18,<br>19, 20, 21, 22, 23 | Q0 - Q9 | Data outputs | | | | | 13 | СР | Clock Pulse input (active rising edge) | | | | | 12 | GND | Ground (0V) | | | | | 24 | V <sub>cc</sub> | Positive supply voltage | | | | #### **FUNCTION TABLE** | | INPUTS | | INTERNAL | OUTPUTS | OREDATING MODE | | |--------|--------|---------|----------|---------|------------------------|--| | ŌĒ | СР | Dn | REGISTER | Q0 - Q9 | OPERATING MODE | | | L | †<br>† | l<br>h | L<br>H | L<br>H | Load and read register | | | L | ‡ | X | NC | NC | Hold | | | H<br>H | ‡<br>† | X<br>Dn | NC<br>Dn | Z<br>Z | Disable outputs | | - = High voltage level - = High voltage level one set-up time prior to the Low-to-High clock transition - = Low voltage level - = Low voltage level one set-up time prior to the Low-to-High clock transition - NC = No change - = Don't care = High impedance "off" state - Low-to-High clock transition Not a Low-to-High clock transition ## **LOGIC DIAGRAM** 74ABT821 ## ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup> | SYMBOL | PARAMETER | CONDITIONS | RATING | UNIT | |-----------------|--------------------------------|-----------------------------|--------------|------| | Vcc | DC supply voltage | | -0.5 to +7.0 | V | | I <sub>IK</sub> | DC input diode current | V <sub>1</sub> < 0 | -18 | mA | | V <sub>I</sub> | DC input voltage <sup>3</sup> | | -1.2 to +7.0 | ٧ | | lok | DC output diode current | V <sub>0</sub> <0 | -50 | mA | | Vout | DC output voltage <sup>3</sup> | output in Off or High state | -0.5 to +5.5 | V | | lout | DC output current | output in Low state | 128 | mA | | Teng | Storage temperature range | | -65 to 150 | .€ | #### NOTES: ## RECOMMENDED OPERATING CONDITIONS | SYMBOL | DADAMETER | LIN | UNIT | | |-----------------|--------------------------------------|-----|------|--------| | | PARAMETER | Min | Max | T UNIT | | V <sub>cc</sub> | DC supply voltage | 4.5 | 5.5 | ٧ | | V <sub>i</sub> | Input voltage | 0 | Vcc | ٧ | | V <sub>IH</sub> | High-level input voltage | 2.0 | | ٧ | | ViL | Input voltage | | 0.8 | V | | I <sub>OH</sub> | High level output current | | -32 | mA | | loL | Low level output current | | 64 | mA | | Δt/Δv | Input transition rise or fall rate | 0 | 5 | ns/V | | Tamb | Operating free-air temperature range | -40 | +85 | °C | <sup>1.</sup> Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for any other controls beyond sizes included through recommended operating continuous at not implied. Expected a description and extended periods may affect device reliability. 2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C. 3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. 74ABT821 ## DC ELECTRICAL CHARACTERISTICS | SYMBOL | | | | LIMITS | | | | | |------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------|--------|------|--------------------------------------|------|------| | | PARAMETER | TEST CONDITIONS | T <sub>ermb</sub> = +25°C | | | T <sub>amb</sub> = -40°C<br>to +85°C | | UNIT | | | | | Min | Тур | Max | Min Max | Max | | | V <sub>IK</sub> | Input clamp voltage | V <sub>CC</sub> = 4.5V; I <sub>IK</sub> = -18mA | | -0.9 | -1.2 | | -1.2 | ٧ | | | High-level output voltage | V <sub>CC</sub> = 4.5V; I <sub>OH</sub> = -3mA; V <sub>I</sub> = V <sub>IL</sub> or V <sub>IH</sub> | 2.5 | 2.9 | | 2.5 | | v | | V <sub>OH</sub> | | V <sub>CC</sub> = 5.0V; I <sub>OH</sub> = -3mA; V <sub>I</sub> = V <sub>IL</sub> or V <sub>IH</sub> | 3.0 | 3.4 | | 3.0 | | | | | | V <sub>CC</sub> = 4.5V; I <sub>OH</sub> = -32mA; V <sub>I</sub> = V <sub>IL</sub> or V <sub>IH</sub> | 2.0 | 2.4 | | 2.0 | | 1 | | VoL | Low-level output voltage | V <sub>CC</sub> = 4.5V; I <sub>OL</sub> = 64mA; V <sub>I</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | 0.42 | 0.55 | | 0.55 | ٧ | | l <sub>f</sub> | Input leakage current | V <sub>CC</sub> = 5.5V; V <sub>t</sub> = GND or 5.5V | | ±0.01 | ±1.0 | | ±1.0 | μА | | lozh | 3-State output High current | V <sub>CC</sub> = 5.5V; V <sub>O</sub> = 2.7V; V <sub>I</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | 5.0 | 50 | | 50 | μА | | 1 <sub>OZL</sub> | 3-State output Low current | $V_{CC} = 5.5V; V_O = 0.5V; V_I = V_{IL} \text{ or } V_{IH}$ | | -5.0 | -50 | | -50 | μА | | 10 | Short-circuit output current1 | V <sub>CC</sub> = 5.5V; V <sub>O</sub> = 2.5V | -50 | -100 | -180 | -50 | -180 | mA | | 1 <sub>CCH</sub> | Quiescent supply current | V <sub>CC</sub> = 5.5V; Outputs High; V <sub>I</sub> = GND or V <sub>CC</sub> | | 0.5 | 50 | | 50 | μA | | Iccl | | $V_{CC} = 5.5V$ ; Outputs Low; $V_I = GND$ or $V_{CC}$ | | 30 | 38 | | 38 | mA | | Iccz | datasan sappy contin | V <sub>CC</sub> = 5.5V; Outputs 3-State;<br>V <sub>I</sub> ≈ GND or V <sub>CC</sub> | | 0.5 | 50 | | 50 | μА | | Δlcc | Additional supply current per<br>input pin <sup>2</sup> | V <sub>CC</sub> = 5.5V; One input at 3.4V, other inputs at V <sub>CC</sub> or GND | | 0.5 | 1.5 | | 1.5 | mA | #### NOTES: <sup>1.</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second. <sup>2.</sup> This is the increase in supply current for each input at 3.4V.