ANALOG SWITCH ### Precision Monolithics Inc. ### **FEATURES** - Two Normally Open and Two Normally Closed SPST Switches with Disable - Switches can be Easily Configured as a Dual SPDT or a DPDT - Highly Resistant to Static Discharge Destruction - Higher Resistance to Radiation Than Analog Switches Designed with MOS Devices - Guaranteed Break-Before-Make Switching - Low Leakage Currents at High Temperature: | T <sub>A</sub> = 125° C | | | | | | | | | 100nA Max | |--------------------------|--|--|--|--|--|--|--|--|------------| | T <sub>A</sub> = 85° C . | | | | | | | | | . 30nA Max | - Digital Inputs TTL/CMOS Compatible and Independent of V+ - Improved Specifications and Pin Compatible to LF-11333/ 13333 - Dual or Single Power Supply Operation - Available in Die Form ### **PIN CONNECTIONS** ### ORDERING INFORMATION <sup>†</sup> | PLASTIC<br>16-PIN | CERDIP<br>16-PIN | LCC<br>20-CONTACT | OPERATING<br>TEMPERATURE<br>RANGE | |-------------------|------------------|-------------------|-----------------------------------| | _ | SW06BQ* | SW06BRC/883 | MIL | | SW06GP | SW06FQ | _ | XIND | | SW06GS | _ | _ | XIND | For devices processed in total compliance to MIL-STD-883, add /883 after part number. Consult factory for 883 data sheet. ### **GENERAL DESCRIPTION** The SW-06 is a four channel single-pole, single-throw analog switch that employs both bipolar and ion-implanted FET devices. The SW-06 FET switches use bipolar digital logic inputs which are more resistant to static electricity than CMOS devices. Ruggedness and reliability are inherent in the SW-06 design and construction technology. Increased reliability is complemented by excellent electrical specifications. Potential error sources are reduced by minimizing "ON" resistance and controlling leakage currents at high temperatures. The switching FET exhibits minimal R<sub>ON</sub> variation over a 20V analog signal range and with power supply voltage changes. Operation from a single positive power supply voltage is possible. With V+ = 36V, V-= 0V, the analog signal range will extend from ground to +32V. PNP logic inputs are TTL and CMOS compatible to allow the SW-06 to upgrade existing designs. The logic "0" and logic "1" input currents are at micro-ampere levels reducing loading on CMOS and TTL logic. ### **FUNCTIONAL DIAGRAM** ### **TRUTH TABLE** | | | SWITCH STATE | | | | | | | | |---------------|----------------|-------------------|-------------------|--|--|--|--|--|--| | DISABLE INPUT | LOGIC<br>INPUT | CHANNELS<br>1 & 2 | CHANNELS<br>3 & 4 | | | | | | | | 0 | Х | OFF | OFF | | | | | | | | 1 or NC | 0 | OFF | ON | | | | | | | | 1 or NC | 1 | ON | OFF | | | | | | | Burn-in is available on commercial and industrial temperature range parts in CerDIP, plastic DIP, and TO-can packages. For ordering information, see 1990/91 Data Book, Section 2. ### **ABSOLUTE MAXIMUM RATINGS (Note 1)** | VDOOFO IF MINVIMINIM UNITED | IGO (NULE I) | |-----------------------------------|----------------------------| | Operating Temperature Range | | | SW-06BQ, BRC | 55°C to +125°C | | SW-06FQ | 40°C to +85°C | | SW-06GP, GS | 40°C to +85°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (Soldering, 60 s | ec) 300°C | | Maximum Junction Temperature | | | V+ Supply To V- Supply | 36V | | V+ Supply to Ground | | | Logic Input Voltage | (-4V or V) to V+ Supply | | Analog Input Voltage Range | | | ContinuousV- | - Supply to V+ Supply +20V | Maximum Current Through | Any Pin Including Swit | 9 | | | | | | | | |-------------------------|--------------------------|-----------------|-------|--|--|--|--|--| | PACKAGE TYPE | ⊖ <sub>jA</sub> (Note 2) | θ <sub>ic</sub> | UNITS | | | | | | | 16-Pin Hermetic DIP (Q) | 100 | 16 | °C/W | | | | | | | 16-Pin Plastic DIP (P) | 82 | 39 | °C/W | | | | | | | 20-Contact LCC (RC) | 98 | 38 | °C/W | | | | | | | 16-Pin SOL (S) | 98 | 30 | °C/W | | | | | | ### NOTES: - Absolute maximum ratings apply to both DICE and packaged parts, unless otherwise noted. - Θ<sub>|A</sub> is specified for worst case mounting conditions, i.e., Θ<sub>|A</sub> is specified for device in socket for CerDIP, P-DIP, and LCC packages; Θ<sub>|A</sub> is specified for device soldered to printed circuit board for SO package. ## **ELECTRICAL CHARACTERISTICS** at V + = 15V, V - = -15V and $T_A = 25^{\circ}$ C, unless otherwise noted. | | | | | SW-06 | В | | SW-06 | F | | SW-06 | G | | |-------------------------------------------|-------------------------------------------|---------------------------------------------------------------------|------------|--------------|----------|------------|------------|------------|------------|-------------|------------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | "ON" Resistance | R <sub>ON</sub> | $V_S = 0V$ , $I_S = 1mA$<br>$V_S = \pm 10V$ , $I_S = 1mA$ | _ | 60<br>65 | 80<br>80 | _ | 60<br>65 | 100<br>100 | _ | 100 | 150<br>150 | ດ | | R <sub>ON</sub> Match Between<br>Switches | R <sub>ON</sub> Match | V <sub>S</sub> = 0V, I <sub>S</sub> = 100μA (Note 1) | _ | 5 | 10 | _ | 5 | 20 | | _ | 20 | % | | Analog Voltage Range | V <sub>A</sub> | I <sub>S</sub> = 1mA<br>I <sub>S</sub> = 1mA (Note 8) | +10<br>-10 | + 11<br>- 15 | _ | +10<br>-10 | +11<br>-15 | _ | +10<br>-10 | + 11<br>-15 | _ | V | | Analog Current Range | IA | V <sub>S</sub> = ± 10V | 10 | 15 | _ | 7 | 12 | _ | 5 | 10 | _ | mA | | ΔR <sub>ON</sub> vs Applied<br>Voltage | ΔR <sub>ON</sub> | $-10V \le V_S \le 10V$ , $I_S = 1.0$ mA | _ | 5 | 15 | _ | 10 | 20 | - | 10 | 20 | % | | Source Current in "OFF" Condition | I <sub>S(OFF)</sub> | V <sub>S</sub> = 10V, V <sub>D</sub> = -10V<br>(Note 5) | _ | 0.3 | 2.0 | _ | 0.3 | 2.0 | | 0.3 | 10 | nA | | Drain Current in<br>"OFF" Condition | I <sub>D(OFF)</sub> | V <sub>S</sub> = 10V, V <sub>D</sub> = -10V<br>(Note 5) | _ | 0.3 | 2.0 | _ | 0.3 | 2.0 | _ | 0.3 | 10 | nA | | Source Current in<br>"ON" Condition | I <sub>S(ON)+</sub><br>I <sub>D(ON)</sub> | $V_S = V_D = \pm 10V$ (Note 5) | _ | 0.3 | 2.0 | _ | 0.3 | 2.0 | | 0.3 | 10 | nA | | Logical "1" Input<br>Voltage | V <sub>INH</sub> | Full Temperature Range<br>(Notes 6, 8) | 2.0 | _ | _ | 2.0 | _ | _ | 2.0 | _ | _ | v | | Logical "0" Input<br>Voltage | V <sub>INL</sub> | Full Temperature Range<br>(Notes 6, 8) | - | _ | 0.8 | _ | _ | 0.8 | _ | _ | 0.8 | v | | Logical "1" Input<br>Current | I <sub>INH</sub> | V <sub>IN</sub> = 2.0V to 15.0V<br>(Note 4) | _ | _ | 5 | _ | _ | 5 | _ | _ | 10 | μΑ | | Logical "0" Input | I <sub>INL</sub> | V <sub>IN</sub> = 0.8V | _ | 1.5 | 5.0 | _ | 1.5 | 5.0 | _ | 1.5 | 10.0 | μА | | Turn-On-Time | t <sub>ON</sub> | See Switching Time<br>Test Circuit (Notes 6, 9) | _ | 340 | 500 | _ | 340 | 600 | _ | 340 | 700 | ns | | Turn-Off-Time | t <sub>OFF</sub> | See Switching Time<br>Test Circuit (Notes 6, 9) | _ | 200 | 400 | _ | 200 | 400 | _ | 200 | 500 | ns | | Break-Before-Make<br>Time | t <sub>ON</sub> -t <sub>OFF</sub> | (Note 3) | 50 | 140 | | 50 | 140 | - | 50 | 140 | - | ns | | Source Capacitance | C <sub>S(OFF)</sub> | V <sub>S</sub> = 0V (Note 5) | | 7.0 | _ | | 7.0 | _ | _ | 7.0 | _ | pF | | Drain Capacitance | C <sub>D(OFF)</sub> | V <sub>S</sub> = 0V (Note 5) | _ | 5.5 | _ | _ | 5.5 | _ | _ | 5.5 | _ | pF | | Channel "ON" Capacitance | C <sub>D(ON)+</sub><br>C <sub>S(ON)</sub> | V <sub>S</sub> = V <sub>D</sub> = 0V (Note 5) | _ | 15 | _ | _ | 15 | _ | | 15 | _ | pF | | "OFF" Isolation | (SO(OFF) | $V_S = 5V_{RMS}, R_L = 680\Omega,$ $C_L = 7pF, f = 500kHz (Note 5)$ | _ | 58 | _ | _ | 58 | _ | _ | 58 | _ | dB | | Crosstalk | C <sub>T</sub> | $V_S = 5V_{RMS}, R_L = 680\Omega,$ $C_L = 7pF, f = 500kHz (Note 5)$ | _ | 70 | _ | _ | 70 | _ | _ | 70 | _ | dB | ## ELECTRICAL CHARACTERISTICS at V+ = 15V, V- = -15V and T<sub>A</sub> = 25°C, unless otherwise noted. Continued | | | | | SW-06E | 3 | | SW-06F | : | | 3 | | | |----------------------------|----------------|-------------------------------------------|-----|--------|-----|-----|--------|-----|-----|-----|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Positive Supply<br>Current | I+ | All Channels "OFF",<br>DIS = "0" (Note 5) | - | 5.0 | 6.0 | | 5.0 | 9.0 | _ | 6.0 | 9.0 | mA | | Negative Supply<br>Current | I | All Channels "OFF",<br>DIS = "0" (Note 5) | _ | 3.0 | 5.0 | _ | 4.0 | 7.0 | - | 4.0 | 7.0 | mA | | Ground Current | l <sub>G</sub> | All Channels "ON" or<br>"OFF" (Note 5) | _ | 3.0 | 4.0 | _ | 3.0 | 4.0 | _ | 3.0 | 5.0 | mA | **ELECTRICAL CHARACTERISTICS** at V+ = 15V, V- = -15V, -55°C $\leq$ T<sub>A</sub> $\leq$ +125°C for SW-06BQ, -40°C $\leq$ T<sub>A</sub> $\leq$ +85°C for SW-06FQ and -40°C $\leq$ T<sub>A</sub> $\leq$ +85°C for SW-06GP/GS, unless otherwise noted. | | | | | SW-06 | В | | SW-06 | F | SW-06G | | | | |-------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------|--------------|----------|------------|------------|--------------|------------|-------------|------------|------------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Temperature Range | TA | Operating | -55 | _ | 125 | -25 | _ | 85 | 0 | | 70 | °C | | "ON" Resistance | R <sub>ON</sub> | $V_S = 0V$ , $I_S = 1.0mA$<br>$V_S = \pm 10V$ , $I_S = 1.0mA$ | _ | 75<br>80 | 110<br>110 | = | 75<br>80 | 125<br>125 | _ | 75<br>80 | 175<br>175 | n | | R <sub>ON</sub> Match Between<br>Switches | R <sub>ON</sub> Match | V <sub>S</sub> = 0V, I <sub>S</sub> = 100μA (Note 1) | _ | 6 | 20 | _ | 6 | 25 | _ | 10 | _ | % | | Analog Voltage Range | V <sub>A</sub> | I <sub>S</sub> = 1.0mA<br>I <sub>S</sub> = 1.0mA (Note 8) | + 10<br>- 10 | +11 | _ | +10<br>-10 | + 11<br>- 15 | _ | + 10<br>~10 | +11<br>-15 | _ | V | | Analog Current Range | I <sub>A</sub> | V <sub>S</sub> = ±10.0V | 7 | 12 | _ | 5 | 11 | _ | | 11 | - | mA | | ΔR <sub>ON</sub> With Applied<br>Voltage | ΔR <sub>ON</sub> | $-10V \le V_S \le +10V$ ,<br>$I_S = 1.0 \text{mA}$ | - | 10 | _ | _ | 12 | _ | _ | 15 | _ | % | | Source Current in "OFF" Condition | I <sub>S(OFF)</sub> | V <sub>S</sub> = 10V, V <sub>D</sub> = -10V,<br>T <sub>A</sub> = Max. Operating Temp.<br>(Notes 5, 7) | _ | _ | 60 | - | _ | 30 | - | - | 60 | nA | | Drain Current in "OFF" Condition | I <sub>D(OFF)</sub> | V <sub>S</sub> = 10V, V <sub>D</sub> = -10V,<br>T <sub>A</sub> = Max. Operating Temp.<br>(Notes 5, 7) | - | - | 60 | _ | _ | 30 | _ | - | 60 | nA | | Leakage Current in "ON" Condition | I <sub>S(ON)</sub> + | $V_S = V_D = \pm 10V$ ,<br>$T_A = Max$ . Operating Temp.<br>(Notes 5, 7) | _ | _ | 100 | _ | - | 30 | _ | - | 60 | nA | | Logical "1" Input<br>Current | I <sub>INH</sub> | V <sub>IN</sub> = 2.0V to 15.0V<br>(Note 4) | _ | _ | 10 | _ | | 10 | _ | _ | 15 | μΑ | | Logical "0" Input<br>Current | IINL | V <sub>IN</sub> = 0.8V | _ | 4 | 10 | _ | 4 | 10 | _ | 5 | 15 | μΑ | | Turn-On-Time | ton | See Switching Time<br>Test Circuit (Notes 2, 6) | - | 440 | 900 | _ | 500 | 900 | _ | _ | 1000 | ns | | Turn-Off-Time | t <sub>OFF</sub> | See Switching Time<br>Test Circuit (Notes 2, 6) | _ | 300 | 500 | _ | 330 | 500 | _ | _ | 500 | ns | | Break-Before-Make<br>Time | t <sub>ON</sub> -t <sub>OFF</sub> | (Note 3) | _ | 70 | _ | | 70 | _ | _ | 50 | _ | ns | | Positive Supply Current | 1+ | All Channels "OFF" DIS = "0" (Note 5) | _ | _ | 9.0 | _ | | 13.5 | | | 13.5 | mA | | Negative Supply Current | 1- | All Channels "OFF" DIS = "0" (Note 5) | _ | _ | 7.5 | _ | _ | 10.5 | _ | _ | 10.5 | mA | | Ground Current | I <sub>G</sub> | All Channels "ON" or "OFF" (Note 5) | _ | _ | 6.0 | _ | _ | 7.5 | _ | - | 7.5 | mA | | | | . , | | | | | | | | | | | ### NOTES: - 1. $V_S = 0V$ , $I_S = 100 \mu A$ . Specified as a percentage of $R_{AVERAGE}$ where: - $R_{AVERAGE} = \frac{R_{ON1} + R_{ON2} + R_{ON3} + R_{ON4}}{4}$ - 2. Guaranteed by design. - Switch is guaranteed by design to provide break-before-make operation. - 4. Current tested at $V_{\text{IN}} = 2.0V$ . This is worst case condition. - 5. Switch being tested ON or OFF as indicated, $V_{\rm INH}$ = 2.0V or $V_{\rm INL}$ = 0.8V, per logic truth table. - 6. Also applies to disable pin. - 7. Parameter tested only at T<sub>A</sub> = +125°C for military grade device. - Guaranteed by R<sub>ON</sub> and leakage tests. For normal operation maximum analog signal voltages should be restricted to less than (V+) -4V. - 9. Sample tested. ### **DICE CHARACTERISTICS** DIE SIZE $0.101 \times 0.097$ inch, 9797 sq. mils $(2.565 \times 2.464 \text{ mm}, 6.320 \text{ sq. mm})$ - 1. IN (1) - 2. D (1) - 3. S (1) - 4. GND - 5. V~ (SUBSTRATE) - 6. \$ (2) - 7. D(2) - 8. IN (2) - 9. IN (3) - 10. D (3) - 11. \$ (3) - 12. V+ - 13. DISABLE - 14. S (4) - 15. D (4) - 16. IN (4) For additional DICE ordering information, refer to 1990/91 Data Book, Section 2. ## **WAFER TEST LIMITS** at V+ = 15V, V- = -15V, $T_A = 25\,^{\circ}C$ , unless otherwise noted. | PARAMETER | SYMBOL | CONDITIONS | SW-06N<br>LIMIT | SW-06G<br>LIMIT | UNITS | |--------------------------------------|--------------------------|---------------------------------------------------|-----------------|-----------------|--------| | "ON" Resistance | R <sub>ON</sub> | -10V ≤ V <sub>A</sub> ≤ 10V, I <sub>S</sub> ≤ 1mA | 80 | 100 | Ω ΜΑΧ | | R <sub>ON</sub> Match Between Switch | es R <sub>ON</sub> Match | $V_A = 0V, I_S \le 100 \mu A$ | 15 | 20 | % MAX | | ΔR <sub>ON</sub> vs V <sub>A</sub> | ΔR <sub>ON</sub> | -10V ≤ V <sub>A</sub> ≤ 10V, I <sub>S</sub> ≤ 1mA | 10 | 20 | % MAX | | Positive Supply Current | 1+ | (Note 1) | 6.0 | 9.0 | mA MAX | | Negative Supply Current | 1- | (Note 1) | 5.0 | 7.0 | mA MAX | | Ground Current | l <sub>G</sub> | (Note 1) | 4.0 | 4.0 | mA MAX | | Analog Voltage Range | V <sub>A</sub> | I <sub>S</sub> = 1mA | ±10.0 | ±10.0 | V MIN | | Logic "1" Input Voltage | V <sub>INH</sub> | (Note 3) | 2.0 | 2.0 | V MIN | | Logic "0" Input Voltage | V <sub>INL</sub> | (Note 3) | 0.8 | 0.8 | V MAX | | Logic "0" Input Current | I <sub>INL</sub> | 0V ≤ V <sub>IN</sub> ≤ 0.8V | 5.0 | 5.0 | μΑ ΜΑΧ | | Logic "1" Input Current | I <sub>INH</sub> | 2.0V ≤ V <sub>IN</sub> ≤ 15V (Note 2) | 5 | 5 | μΑ MAX | | Analog Current Range | I <sub>A</sub> | V <sub>S</sub> = ±10V | 10 | 7 | mA MIN | #### NOTE Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing. ### TYPICAL ELECTRICAL CHARACTERISTICS at V+ = 15V, V- = -15V and T<sub>A</sub> = 25° C, unless otherwise noted. | PARAMETER | SYMBOL | CONDITIONS | SW-06N<br>TYPICAL | SW-06G<br>TYPICAL | UNITS | |----------------------------------|----------------------|-------------------------------------|-------------------|-------------------|-------| | "ON" Resistance | R <sub>ON</sub> | $-10V \le V_A \le 10V, I_S \le 1mA$ | 60 | 60 | Ω | | Turn-On-Time | t <sub>ON</sub> | | 340 | 340 | ns | | Turn-Off-Time | t <sub>OFF</sub> | | 200 | 200 | ns | | Drain Current in "OFF" Condition | I <sub>D(OFF)</sub> | $V_{S} = 10V, V_{D} = -10V$ | 0.3 | 0.3 | nA | | "OFF" Isolation | I <sub>SO(OFF)</sub> | $f = 500kHz$ , $R_L = 680\Omega$ | 58 | 58 | dB | | Crosstalk | C <sub>T</sub> | $f = 500kHz$ , $R_L = 680\Omega$ | 70 | 70 | dB | ### NOTES: - 1. Power supply and ground current specified for switch "ON" or "OFF". - 2. Current tested at $V_{IN} = 2.0V$ . This is worst case condition. - 3. Guaranteed by R<sub>ON</sub> and leakage tests. ### TYPICAL PERFORMANCE CHARACTERISTICS ### "ON" RESISTANCE vs **POWER SUPPLY VOLTAGE** PMD ### "ON" RESISTANCE vs **ANALOG VOLTAGE** ### **SWITCH CURRENT** vs VOLTAGE ## **LEAKAGE CURRENT** **LEAKAGE CURRENT** vs TEMPERATURE ## **SUPPLY CURRENT vs** ## **SUPPLY CURRENT vs** ## SWITCH CAPACITANCE ### TYPICAL PERFORMANCE CHARACTERISTICS ### TYPICAL PERFORMANCE CHARACTERISTICS (OPERATING SINGLE SUPPLY) NOTE: These single-supply-operation characteristic curves are valid when the negative power supply V- is tied to the logic ground reference pin "GND". TTL input compatibility is still maintained when "GND" is the same potential as the TTL ground. t'OFF is measured from 50% of logic input waveform to 0.9 V<sub>O</sub>. The analog voltage range extends from 0 to V+ -4V, the switch will no longer respond to logic control when V<sub>A</sub> is within 4 volts of V+. ### SIMPLIFIED SCHEMATIC DIAGRAM (TYPICAL SWITCH) ### **OFF ISOLATION TEST CIRCUIT** ### **SWITCHING TIME TEST CIRCUIT** ### **ANALOG CURRENT** The analog switches in the ON state are JFETs biased in their triode region and act as switches for analog current up to the $l_{\rm A}$ specification (see plot of $l_{\rm DS}$ vs $V_{\rm DS}$ ). Some applications require pulsed currents exceeding the $l_{\rm A}$ spec. For example, an integrator reset switch discharging a shunt capacitor will produce a peak current of $l_{\rm A(PEAK)} = V_{\rm CAP}/R_{\rm DS(ON)}$ . In this application, it is best to connect the source to the most positive end of the capacitor, thereby achieving the lowest switch resistance and fastest reset times. The switch can easily handle any amount of capacitor discharge current subject only to the maximum heat dissipation of the package and the maximum operating junction temperature from which repetition rates can be established. ### **SWITCHING** Switching time $t_{ON}$ and $t_{OFF}$ characteristics are plotted versus $V_{ANALOG}$ and temperature. In all cases, $t_{OFF}$ is designed faster than $t_{ON}$ to insure a break-before-make interval for SPDT and DPDT applications. The disable input (DIS) has the same switching times ( $t_{ON}$ and $t_{OFF}$ ) as the logic inputs ( $IN_X$ ). #### TYPICAL APPLICATIONS ### **OPERATION FROM SINGLE POSITIVE POWER SUPPLY** Switching transients occurring at the source and drain contacts results from AC coupling of the switching FETs gate-to-source and gate-to-drain coupling capacitance. The switch turn ON will cause a negative going spike to occur and the turn OFF will cause a positive spike to occur. These spikes can be reduced by additional capacitance loading, lower values of R<sub>L</sub>, or switching an additional switch (with its extra contact floating) to the opposite state connected to the spike sensitive node. #### **DISABLE NODE** This TTL compatible node is similar to the logic inputs $IN_X$ but has an internal $2\mu A$ current source pull-up. If disable is left unconnected, it will assume the logic "1" state, then the state of the switches is controlled only by the logic inputs $IN_X$ . ### **POWER SUPPLIES** This product operates with power supply voltages ranging from $\pm$ 12 to $\pm$ 18 volts; however, the specifications only guarantee device parameters with $\pm$ 15 volt $\pm$ 5% power supplies. The power supply sensitive parameters have plots to indicate effects of supply voltages other than $\pm$ 15 volts. ### 4-CHANNEL SAMPLE HOLD AMPLIFIER Figure 1: Functional Applications of SW-06 ### **APPLICATIONS INFORMATION** This single analog switch product configures, by appropriate pin connections, into four switch applications. As shown in Figure 1, the SW-06 connects as a QUAD SPST, a DUAL SPDT, a DUAL DPST, or a DPDT analog switch. This versatility increases further when taking advantage of the disable input (DIS) which turns all switches OFF when taken active low. Ion-implantation of the JFET analog switch achieves low ON resistance and tight channel to channel matching. Combining the low ON resistance and low leakage currents results in a worst case voltage error figure $V_{ERROR} @\ 125^{\circ} C = I_{D(ON)} \times R_{SD(ON)} = 100 \text{nA} \times 100 \Omega = 11$ microvolts. This amount of error is negligible considering dissimilar-metal thermally-induced offsets will be in the 5 to 15 microvolt range. ### **LOGIC INPUTS** The logic inputs (IN<sub>X</sub>) and disable input (DIS) are referenced to a TTL logic threshold value of two forward diode drops (1.4V at 25°C) above the GND terminal. These inputs use PNP transistors which draw maximum current at a logic "0" level and drops to a leakage current of a reverse biased diode as the logic input voltage raises above 1.4 volts. Any logic input voltage greater than 2.0 volts becomes logic "1", less than 0.8 volts becomes logic "0" resulting in full TTL noise immunity not available from similar CMOS input analog switches. The PNP transistor inputs require such low input current that the SW-06 approaches fan-ins of CMOS input devices. These bipolar logic inputs exceed any CMOS input circuit in resistance to static voltage and radiation susceptability. No damage will occur to the SW-06 if logic high voltages are present when the SW-06 power supplies are OFF. When the V+ and V- supplies are OFF, the logic inputs present a reverse bias diode loading to active logic inputs. Input logic thresholds are independent of V+ and V- supplies making single V+ supply operation possible by simply connecting GND and V- together to the logic ground supply. # ANALOG VOLTAGE AND CURRENT ANALOG VOLTAGE These switches have constant ON resistance for analog voltages from the negative power supply (V-) to within 4 volts of the positive power supply. This characteristic shown in the plots results in good total harmonic distortion, especially when compared to CMOS analog switches that have a 20 to 30 percent variation in ON resistance versus analog voltage. Positive analog input voltages should be restricted to 4 volts less than V+ assuring the switch remains open circuit in the OFF state. No increase in switch ON resistance occurs when operating at supply voltages less than $\pm 15$ volts (see plot). Small signals have a 3dB down frequency of 70MHz (see insertion loss versus frequency plot). ### HIGH OFF ISOLATION SELECTOR SWITCH (Shunt-Series Switch) ### SINGLE POLE DOUBLE THROW SELECTOR SWITCH WITH BREAK-BEFORE-MAKE INTERVAL