# Octal transceiver with dual enable; 3-state 74LVC623 ### **FEATURES** - Wide supply voltage range of 1.2 V to 3.6 V - In accordance with the JEDEC standard no. 8-1A - Flow-through pin-out architecture - CMOS low power consumption - inputs accept voltages upto 5.5 V - Direct interface with TTL levels - Output drive capability 50 Ω transmission lines @ 85 °C ### **DESCRIPTION** The 74LVC623 is a high-performance, low-power, low-voltage, Si-gate CMOS device and superior to most advanced CMOS compatible TTL families. The 74LVC623 is an octal transceiver featuring non-inverting 3-state bus compatible outputs in both send and receive directions. This octal bus transceiver is designed for asynchronous two-way communication between data buses. The control function implementation allows maximum flexibility in timing. This device allows data transmission from the A bus to the B bus or from the B bus to the A bus, depending upon the logic levels at the enable inputs ( $OE_{AB}$ , $\overline{OE}_{BA}$ ). The enable inputs can be used to disable the device so that the buses are effectively isolated. The dual enable function configuration gives this transceiver the capability to store data by simultaneous enabling of OE<sub>AB</sub> and OE<sub>BA</sub>. Each output reinforces its input in this transceiver configuration. Thus, when both control inputs are enabled and all other data sources to the two sets of the bus lines are at high impedance OFF-state, both sets of bus lines will remain at their last states. The 8-bit codes appearing on the two sets of buses will be identical. The '623' is identical to the '620' but has true (non-inverting) outputs. #### QUICK REFERENCE DATA GND = 0 V; $T_{amb}$ = 25 °C; $t_r = t_r \le 2.5 \text{ ns}$ | SYMBOL | PARAMETER | CONDITIONS | TYPICAL | UNIT | |------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------|---------|------| | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay A <sub>n</sub> to B <sub>n</sub> ; B <sub>n</sub> to A <sub>n</sub> | $C_L = 50 \text{ pF}$<br>$V_{CC} = 3.3 \text{ V}$ | 3.8 | ns | | Cı | input capacitance | | 5.0 | pF | | C <sub>I/O</sub> | input/output capacitance | | 10 | рF | | C <sub>PD</sub> | power dissipation capacitance per buffer | notes 1 and 2 | 40 | pF | ### Notes to the quick reference data - 1. $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu$ W): $P_D = C_{PD} \times V_{CC}^2 \times f_i + \Sigma (C_L \times V_{CC}^2 \times f_o)$ where: $f_i$ = input frequency in MHz; $C_L$ = output load capacity in pF; $f_o$ = output frequency in MHz; $V_{CC}$ = supply voltage in V; $\Sigma (C_L \times V_{CC}^2 \times f_o)$ = sum of outputs. - 2. The condition is $V_1 = GND$ to $V_{CC}$ ### **ORDERING INFORMATION** | TYPE NUMBER | PACKAGES | | | | | | |-------------|----------|---------|----------|----------|--|--| | TIPE NUMBER | PINS | PACKAGE | MATERIAL | CODE | | | | 74LVC623D | 20 | SO | plastic | SOT163-1 | | | | 74LVC623DB | 20 | SSOP | plastic | SOT339-1 | | | | 74LVC623PW | 20 | TSSOP | plastic | SOT360-1 | | | ## **PINNING** | PIN | SYMBOL | NAME AND FUNCTION | |-----------------------------------|----------------------------------|-----------------------------------| | 1 | OE <sub>AB</sub> | output enable input (active HIGH) | | 2, 3, 4, 5, 6,<br>7, 8, 9 | A <sub>0</sub> to A <sub>7</sub> | data inputs/outputs | | 10 | GND | ground (0 V) | | 18, 17, 16, 15,<br>14, 13, 12, 11 | B <sub>o</sub> to B <sub>7</sub> | data inputs/outputs | | 19 | OE <sub>BA</sub> | output enable input (active LOW) | | 20 | V <sub>cc</sub> | positive supply voltage | \*PHGLS115\* ACTUARISMENT OF # Octal transceiver with dual enable; 3-state 74LVC623 # **FUNCTION TABLE** | INPUTS | | INPUTS/OUTPUTS | | | | |------------------|------|-----------------|-----------------|--|--| | OE <sub>AB</sub> | OEBA | A <sub>n</sub> | B <sub>n</sub> | | | | L | L | A = B | inputs | | | | Н | Н | inputs | B = A | | | | L | Н | Z | Z | | | | Н | L | A = B<br>inputs | inputs<br>B = A | | | H = HIGH voltage level L = LOW voltage level Z = high impedance OFF-state 1996 Feb 3-230 # Octal transceiver with dual enable; 3-state 74LVC623 ## **DC CHARACTERISTICS FOR 74LVC623** For the DC characteristics see chapter "LVC family characteristics", section "Family specifications". I<sub>cc</sub> category: MSI # **AC CHARACTERISTICS FOR 74LVC623** GND = 0 V; $t_r = t_f \le 2.5 \text{ ns}$ ; $C_L = 50 \text{ pF}$ | SYMBOL | PARAMETER | 1 | T <sub>amb</sub> (°C)<br>-40 to +85 | | UNIT | TEST CONDITIONS | | |------------------------------------|-------------------------------------------------------------------|-----------------|-------------------------------------|----------------|------|--------------------------|-----------| | | | -4 | | | | V <sub>cc</sub> | WAVEFORMS | | | | MIN. | TYP. | MAX. | 1 | (V) | WAVEFORMS | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay A <sub>n</sub> to B <sub>n</sub> ; | 1.5 | 21<br>4.6 | -<br>8.5 | ns | | Figs 4, 7 | | | B <sub>n</sub> to A <sub>n</sub> | 1.5 | 4.1* | 7.5 | | 3.0 to 3.6 | | | t <sub>PZH</sub> /t <sub>PZL</sub> | 3-state output enable time $OE_{AB}$ to $B_n$ | 1.5<br>1.5 | 25<br>5.0<br>4.5* | 8.5<br>7.5 | ns | 1.2<br>2.7<br>3.0 to 3.6 | Figs 6, 7 | | t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-state output disable time<br>OE <sub>AB</sub> to B <sub>n</sub> | 1.5<br>1.5 | 8<br>4.5<br>4.0* | 7.5<br>6.5 | ns | 1.2<br>2.7<br>3.0 to 3.6 | Figs 6, 7 | | t <sub>PZH</sub> /t <sub>PZL</sub> | 3-state output enable time $\overline{OE}_{BA}$ to $A_n$ | -<br>1.5<br>1.5 | 25<br>5.0<br>4.5* | <br>8.5<br>7.5 | ns | 1.2<br>2.7<br>3.0 to 3.6 | Figs 5, 7 | | t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-state output disable time $\overline{OE}_{BA}$ to $A_n$ | 1.5<br>1.5 | 8<br>4.5<br>4.0* | 7.5<br>6.5 | ns | 1.2<br>2.7<br>3.0 to 3.6 | Figs 5, 7 | 3-231 Notes: 1996 Feb All typical values are measured at $T_{amb}$ = 25 °C. \* Typical values are measured at $V_{cc}$ = 3.3 V. ### **AC WAVEFORMS** $B_n$ ) to output $(B_n, A_n)$ propagation delays. Notes: - $V_M = 1.5 \text{ V at } V_{CC} \ge 2.7 \text{ V}$ (1) $V_{M} = 0.5 \cdot V_{CC}$ at $V_{CC} < 2.7 \text{ V}$ - $V_{\text{OL}}$ and $V_{\text{OH}}$ are the typical output (2)voltage drop that occur with the output - (3) - $$\begin{split} & V_{X} = V_{OL} + 0.3 \text{ V at } V_{CC} \geq 2.7 \text{ V} \\ & V_{X} = V_{OL} + 0.1 \cdot V_{CC} \text{ at } V_{CC} < 2.7 \text{ V} \\ & V_{Y} = V_{OH} 0.3 \text{ V at } V_{CC} \geq 2.7 \text{ V} \\ & V_{Y} = V_{OH} 0.1 \cdot V_{CC} \text{ at } V_{CC} < 2.7 \text{ V} \end{split}$$ (4)