## 74LVX3L384A 10-Bit Low Power Extended Input Voltage Bus Switch #### **General Description** The LVX3L384A provides 10 bits of high-speed CMOS TTL-compatible bus switches. The low on resistance of the switch allows inputs to be connected to outputs without adding propagation delay or generating additional ground bounce noise. The device is organized as two 5-bit switches with separate bus enable (BE) signals. When BE is low, the switch is on and port A is connected to port B. When BE is high, the switch is open and a high-impedance state exists between the two ports. The 74LVX3L384A 10-bit bus switch is pin-for-pin and function compatible with the 74LVX3L384 device. It has the added feature of allowing extended negative input voltages on the I/O pins. The 74LVX3L384A bus switch, unlike most bus switches on the market, will not falsely turn on when BE is high and negative undershoot voltages are encountered on the I/O pins. Thus it is "undershoot hardened" (see related application note) tolerating undershoots up to -1.5V. Typical applications include IDE bus connector interfaces, PCI card interfaces, backplane card interfaces, and other noisy environments where switches are needed. #### **Features** - Extended input voltage design tolerates input undershoots up to -1.5V - 10Ω switch connection between two ports - Ultra low power with 2 µA typical Icc - Zero ground bounce in flow-through mode - Control inputs compatible with TTL level - Available in SOIC, QSOP and TSSOP #### **Truth Table** | BE A | BE B | B <sub>0</sub> -B <sub>4</sub> | B <sub>5</sub> -B <sub>9</sub> | Function | | |------|------|--------------------------------|--------------------------------|------------|--| | Ĺ | L | A <sub>0</sub> -A <sub>4</sub> | A <sub>5</sub> -A <sub>9</sub> | Connect | | | L | Н | A <sub>0</sub> -A <sub>4</sub> | HIGH-Z State | Connect | | | Н | L | HIGH-Z State | A <sub>5</sub> -A <sub>9</sub> | Connect | | | Н | Н | HIGH-Z State | HIGH-Z State | Disconnect | | ## **Logic Diagram** | Pin Names | Description | |--------------------------------|-------------------| | BE A, BE B | Bus Switch Enable | | A <sub>0</sub> -A <sub>9</sub> | Bus A | | B <sub>0</sub> -B <sub>9</sub> | Bus B | #### **Connection Diagram** Pin Assignment for SOIC, QSOP and TSSOP TI /F/12481-2 SOIC JEDEC QSOP TSSOP Order Number 74LVX3L384AWM 74LVX3L384AWMX 74LVX3L384AQSC 74LVX3L384AWTC 74LVX3L384AWTCX 74LVX3L384AMTC 74LVX3L384AMTCX See NS Package Number M24B MQA24 MTC24 If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 2: The input and output negative voltage ratings may be exceeded if the input and output diode current ratings are observed. # Recommended Operating Conditions Supply Voltage (V<sub>CC</sub>) Free Air Operating Temperature (T<sub>A</sub>) 4.0V to 5.5V -- 40°C to +85°C #### **DC Electrical Characteristics** | | Parameter | | 74LVX3L384A<br>T <sub>A</sub> = -40°C to +85°C | | | 1 | | | |------------------|---------------------------------------------------|-----------|------------------------------------------------|-----------------|------|-------------------------|------------------------------------------------------------------|--| | Symbol | | Vcc | | | | Units | Conditions | | | | | (V) | Min | Typ<br>(Note 5) | Max | | Conditions | | | V <sub>IK</sub> | Maximum Clamp<br>Diode Voltage | 4.75 | | | -1.2 | v | I <sub>IN</sub> =18 mA | | | V <sub>IH</sub> | Minimum High<br>Level Input Voltage | 4.75-5.25 | 2.0 | | | v | | | | V <sub>IL</sub> | Maximum Low<br>Level Input Voltage | 4.75-5.25 | | | 0.8 | ] * | | | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | 0 | _ | | 10 | | 0 ≤ V <sub>IN</sub> ≤ 5.25V | | | | | 5.25 | | | ±1 | <del>-</del> μ <b>Α</b> | | | | loz | Maximum TRI-STATE® I/O Leakage | 5.25 | | | ± 10 | μА | 0 ≤ A, B ≤ V <sub>CC</sub> | | | los | Short Circuit Current | 4.75 | 100 | | | mA | $V_{I}(A), V_{I}(B) = 0V,$<br>$V_{I}(B), V_{I}(A) = 4.75V$ | | | R <sub>ON</sub> | Switch On<br>Resistance (Note 3) | 4.75 | | 6 | 12 | Ω | $V_1 = 0V, I_{ON} = 30 \text{ mA}$ | | | | | | | 15 | 25 | Ω | $V_1 = 2.4V, I_{ON} = 15 \text{ mA}$ | | | lcc | Maximum Quiescent<br>Supply Current | 5.25 | | 0.2 | 10 | μΑ | $V_{I} = V_{CC}$ , GND<br>$I_{O} = 0$ | | | ΔI <sub>CC</sub> | Increase in I <sub>CC</sub><br>per Input (Note 4) | 5.25 | | | 2.5 | mA | V <sub>IN</sub> = 3.15V, I <sub>O</sub> = 0<br>Per Control Input | | Note 3: Measured by voltage drop between A and 5 pin at indicated current through the switch. On resistance is determined by the lower of the voltages on the two (A or B) pins. Note 4: Per TTL driven Input ( $V_{\rm liN}=3.15V$ , control inputs only). A and B pins do not contribute to $I_{\rm CC}$ Note 5: All typical values are at $V_{CC} = 5.0V$ , $T_A = 25^{\circ}C$ . ч ## AC Electrical Characteristics: See Section 2 for Test Methodology | Symbol | Parameter | V <sub>CC</sub><br>(V) | 74LVX3L384A T <sub>A</sub> = -40°C to +85°C C <sub>L</sub> = 50 pF | | | Units | |--------------------------------------|--------------------------------------------------------------------|------------------------|----------------------------------------------------------------------|-----------------|------|-------| | | | | Min | Typ<br>(Note 5) | Max | | | T <sub>PLH</sub><br>T <sub>PHL</sub> | Data Propagation Delay<br>An to Bn or Bn to An<br>(Note 6) | 4.75 | | | 0.50 | ns | | T <sub>PZL</sub><br>T <sub>PZH</sub> | Switch Enable Time<br>BE <sub>A</sub> , BE <sub>B</sub> to An, Bn | 4.75 | 1.5 | | 6.8 | ns | | T <sub>PLZ</sub><br>T <sub>PHZ</sub> | Switch Disable Time<br>BE <sub>A</sub> , BE <sub>B</sub> to An, Bn | 4.75 | 1.5 | | 6.0 | ns | Note 5: All typical values are at $V_{CC} = 5.0V$ , $T_A = 25$ °C. Note 6: This parameter is guaranteed by design but not tested. The bus switch contributes no propagation delay other than the RC delay of the On resistance of the switch and the load capacitance. The time constant for the switch and alone is of the order of 0.5, ns for 50 pF load. Since this time constant is much smaller than the rise/fall times of typical driving signals, it adds very little propagation delay to the system. Propagation delay of the bus switch when used in a system is determined by the driving circuit on the driving side of the switch and its interaction with the load on the driven side. ## Capacitance (Note) | Symbol | Parameter | Тур | Max | Units | Conditions | |------------------------|---------------------------|-----|-----|-------|------------------------| | C <sub>IN</sub> | Control Input Capacitance | 4 | 6 | pF | $V_{CC} = 5.0V$ | | C <sub>I/O</sub> (OFF) | Input/Output Capacitance | 9 | 13 | pF | V <sub>CC</sub> = 5.0V | Note: Capacitance is characterized but not tested.