SCDS060F - MARCH 1998 - REVISED OCTOBER 2003

|                                                                                                               | SCDS060F – MARCH 1998 – REVISE               |
|---------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| <ul> <li>4-Ω Switch Connection Between Two Ports</li> <li>Rail-to-Rail Switching on Data I/O Ports</li> </ul> | DGG PACKAGE<br>(TOP VIEW)                    |
| <ul> <li>I<sub>off</sub> Supports Partial-Power-Down Mode<br/>Operation</li> </ul>                            |                                              |
| •                                                                                                             | 2B1 [] 2 63 ] 1B2                            |
| Break-Before-Make Feature                                                                                     | 2B2 <b>[</b> 3 62 <b>]</b> 2A                |
| le e cristie a le relevia a information                                                                       | 3A [] 4 61 [] 3B1                            |
| description/ordering information                                                                              | 4B1 <b>[</b> 5 60 <b>]</b> 3B2               |
| The SN74CBTLV16235 is an 18-bit 1-of-2 FET                                                                    | 4B2 6 59 4A                                  |
| multiplexer/demultiplexer used in applications in                                                             | 5A [] 7 58 ] 5B1                             |
| which two separate data paths must be                                                                         | 6B1 [] 8 57 ] 5B2                            |
| multiplexed onto, or demultiplexed from, a single                                                             | 6B2 9 56 6A                                  |
| path. This device can be used for memory                                                                      | 7A [ 10 55 ] 7B1                             |
| interleaving, where two different banks of memory                                                             | 8B1 [ <sub>11</sub> 54 ] 7B2                 |
| need to be addressed simultaneously.                                                                          | 8B2 [ 12 53 ] 8A                             |
|                                                                                                               | GND [] 13 52 ] GND                           |
| The device is organized as a dual 9-bit 1-of-2                                                                | V <sub>CC</sub> [ 14 51 ] VCC                |
| multiplexer/demultiplexer with separate control<br>inputs. It can be used as two 9-bit                        | 9A [] 15 50 ] 9B1                            |
| inputs. It can be used as two 9-bit<br>multiplexers/demultiplexers or as one 18-bit                           | 10B1 [ <sub>16</sub> 49 ] 9B2                |
| multiplexer/demultiplexers of as one ro-bit<br>multiplexer/demultiplexer. Two select (S0 and S1)              | 10B2 [ 17 48 ] 10A                           |
| inputs control the data flow. When the test (T0 and                                                           | 11A [] 18 47 ] 11B1                          |
| T1) inputs are asserted, port A is connected to                                                               | 12B1 <b>[</b> <sub>19</sub> 46 <b>]</b> 11B2 |
| both ports B1 and B2. The control inputs can be                                                               | 12B2 <b>2</b> 0 45 12A                       |
| driven with a low-voltage TTL or an SSTL_3                                                                    | 13A [] 21 44 [] 13B1                         |
| driver.                                                                                                       | 14B1 [] 22 43 ] 13B2                         |
| unvei.                                                                                                        | 14B2 <b>[</b> 23 42 <b>]</b> 14A             |
| The SN74CBTLV16235 is specified by the                                                                        | 15A [] 24 41 ] 15B1                          |
| break-before-make design to have no through                                                                   | 16B1 <b>[</b> 25 40 <b>]</b> 15B2            |
| current when switching directions.                                                                            | 16B2 <b>[</b> 26 39 <b>]</b> 16A             |
| This device is fully specified for                                                                            | 17A [] <sub>27 38</sub> ] 17B1               |
|                                                                                                               | 18B1 28 37 17B2                              |

partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off.

| 8B2             | C | 12 |   | 53 | þ | 8A   |
|-----------------|---|----|---|----|---|------|
| GND             | ٥ | 13 |   | 52 | b | GND  |
| V <sub>CC</sub> | ۵ | 14 |   | 51 | b | VCC  |
| 9A              | C | 15 | ; | 50 | þ | 9B1  |
| 10B1            | C | 16 |   | 49 | þ | 9B2  |
| 10B2            | C | 17 |   | 48 |   | 10A  |
| 11A             | C | 18 |   | 47 |   | 11B1 |
| 12B1            | C | 19 |   | 46 |   | 11B2 |
| 12B2            | C | 20 |   | 45 | þ | 12A  |
| 13A             | C | 21 |   | 44 |   | 13B1 |
| 14B1            | C | 22 |   | 43 |   | 13B2 |
| 14B2            | C | 23 |   | 42 | þ | 14A  |
| 15A             | C | 24 |   | 41 | þ | 15B1 |
| 16B1            | C | 25 |   | 40 | þ | 15B2 |
| 16B2            | C | 26 | ; | 39 | þ | 16A  |
| 17A             | C | 27 | ; | 38 | þ | 17B1 |
| 18B1            | C | 28 | ; | 37 | b | 17B2 |
| 18B2            | C | 29 | ; | 36 | þ | 18A  |
| GND             | C | 30 | ; | 35 | þ | GND  |
| Т0              | D | 31 |   | 34 | þ | S0   |
| T1              | Ľ | 32 | ; | 33 | þ | S1   |
|                 |   |    |   |    |   |      |

# **PRODUCT PREVIEW**

## **ORDERING INFORMATION**

| TA                              | PACKA       | AGET          | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|---------------------------------|-------------|---------------|--------------------------|---------------------|
| $-40^{\circ}C$ to $85^{\circ}C$ | TSSOP – DGG | Tape and reel | SN74CBTLV16235GR         |                     |

<sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.



SCDS060F - MARCH 1998 - REVISED OCTOBER 2003

| FUNCTION TABLE<br>(each 9-bit multiplexer/demultiplexer) |     |                            |  |  |  |  |  |
|----------------------------------------------------------|-----|----------------------------|--|--|--|--|--|
| INP                                                      | UTS | FUNCTION                   |  |  |  |  |  |
| Т                                                        | S   | FUNCTION                   |  |  |  |  |  |
| L                                                        | L   | A port = B1 port           |  |  |  |  |  |
| L                                                        | Н   | A port = B2 port           |  |  |  |  |  |
| н                                                        | Х   | A port = B1 port = B2 port |  |  |  |  |  |

## logic diagram (positive logic)





SCDS060F - MARCH 1998 - REVISED OCTOBER 2003

## simplified schematic, each FET switch



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                     |                 |
|-----------------------------------------------------------|-----------------|
| Input voltage range, V <sub>I</sub> (see Note 1)          | –0.5 V to 4.6 V |
| Continuous channel current                                | 128 mA          |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA          |
| Package thermal impedance, $\theta_{JA}$ (see Note 2)     | 55°C/W          |
| Storage temperature range, T <sub>stg</sub>               | –65°C to 150°C  |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7.

## recommended operating conditions (see Note 3)

|     |                                                                            |          | MIN | MAX | UNIT |
|-----|----------------------------------------------------------------------------|----------|-----|-----|------|
| VCC | Supply voltage                                                             |          | 2.3 | 3.6 | V    |
|     | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                 |          | 1.7 |     | M    |
| VIH | High-level control input voltage $V_{CC} = 2.7 V$                          | to 3.6 V | 2   |     | V    |
| Ma  | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                 |          |     | 0.7 | V    |
| VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ |          |     | 0.8 | V    |
| TA  | Operating free-air temperature                                             |          | -40 | 85  | °C   |

NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to TI application report *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.



SCDS060F - MARCH 1998 - REVISED OCTOBER 2003

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PAR                        | AMETER        |                                               | TEST CONDIT                        | IONS                            | MIN TYP | MAX t | UNIT |
|----------------------------|---------------|-----------------------------------------------|------------------------------------|---------------------------------|---------|-------|------|
| VIK                        |               | V <sub>CC</sub> = 3 V,                        | lj = -18 mA                        |                                 |         | -1.2  | V    |
| lj                         |               | V <sub>CC</sub> = 3.6 V,                      | $V_I = V_{CC} \text{ or } GND$     |                                 |         | ±5    | μA   |
| loff                       |               | $V_{CC} = 0,$                                 | $V_{I}$ or $V_{O} = 0$ to 3.6      | V                               |         | 10    | μA   |
| ICC                        |               | V <sub>CC</sub> = 3.6 V,                      | I <sub>O</sub> = 0,                | $V_I = V_{CC}$ or GND           |         | 10    | μA   |
| $\Delta I_{CC}^{\ddagger}$ | Control input | V <sub>CC</sub> = 3.6 V,                      | One input at 3 V,                  | Other inputs at $V_{CC}$ or GND |         | 300   | μA   |
| Ci                         | Control input | $V_{I} = 3 V \text{ or } 0$                   |                                    |                                 |         |       | pF   |
| 0                          | A port        |                                               |                                    |                                 |         |       |      |
| C <sub>io(OFF)</sub>       | B port        | V <sub>O</sub> = 3 V or 0                     |                                    |                                 |         |       | pF   |
|                            |               |                                               | N 0                                | lj = 64 mA                      |         |       |      |
|                            |               | $V_{CC} = 2.3 V$ ,<br>TYP at $V_{CC} = 2.5 V$ | $V_{I} = 0$                        | lj = 24 mA                      |         |       |      |
| . 8                        |               |                                               | V <sub>I</sub> = 1.7 V,            | lj = 15 mA                      |         |       | 0    |
| r <sub>on</sub> §          |               |                                               |                                    | lj = 64 mA                      |         |       | Ω    |
|                            |               | $V_{CC} = 3 V$                                | $V_{\rm CC} = 3 V$ $V_{\rm I} = 0$ | lj = 24 mA                      |         |       |      |
|                            |               |                                               | V <sub>I</sub> = 2.4 V,            | lj = 15 mA                      |         |       |      |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V (unless otherwise noted), T<sub>A</sub> = 25°C.

<sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND.

§ Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals.

# switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER         | FROM    | TO       | V <sub>CC</sub> =<br>± 0.2 | 2.5 V<br>2 V | V <sub>CC</sub> =<br>± 0.3 | 3.3 V<br>3 V | UNIT |
|-------------------|---------|----------|----------------------------|--------------|----------------------------|--------------|------|
|                   | (INPUT) | (OUTPUT) | MIN                        | MAX          | MIN                        | MAX          |      |
| t <sub>pd</sub> ¶ | A or B  | B or A   |                            |              |                            |              | ns   |
| ten               | S       | A or B   |                            |              |                            |              | ns   |
| <sup>t</sup> dis  | S       | A or B   |                            |              |                            |              | ns   |
| ten               | Т       | A or B   |                            |              |                            |              | ns   |
| <sup>t</sup> dis  | Т       | A or B   |                            |              |                            |              | ns   |

The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).



SCDS060F - MARCH 1998 - REVISED OCTOBER 2003



## PARAMETER MEASUREMENT INFORMATION

NOTES: A.  $\ensuremath{\mathsf{C}}\xspace_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \Omega$ ,  $t_f \leq 2$  ns,  $t_f \leq 2$  ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tPLZ and tPHZ are the same as tdis.
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms





## PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| SN74CBTLV16235GR | PREVIEW               | TSSOP           | DGG                | 64   | 2000           | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD**: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements

for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **MECHANICAL DATA**

MTSS003D - JANUARY 1995 - REVISED JANUARY 1998

#### DGG (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE PACKAGE

**48 PINS SHOWN** 



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products              |                        | Applications       |                           |
|-----------------------|------------------------|--------------------|---------------------------|
| Amplifiers            | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters       | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                   | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface             | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic                 | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt            | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers      | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                  | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| Low Power<br>Wireless | www.ti.com/lpw         | Video & Imaging    | www.ti.com/video          |
|                       |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated