

## 54ABT241

## Octal Buffer/Line Driver with TRI-STATE® Outputs

### **General Description**

The ABT241 is an octal buffer and line driver with 3-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus-oriented transmitter/receiver.

#### **Features**

- Non-inverting buffers
- Output sink capability of 48 mA, source capability of 24 mA
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Nondestructive hot insertion capability
- Standard Microcircuit Drawing (SMD) 5962-9322701

## **Ordering Code**

| Military      | Package Number | Package Description                           |  |  |
|---------------|----------------|-----------------------------------------------|--|--|
| 54ABT241J-QML | J20A           | 20-Lead Ceramic Dual-In-Line                  |  |  |
| 54ABT241W-QML | W20A           | 20-Lead Cerpack                               |  |  |
| 54ABT241E-QML | E20A           | 20-Lead Ceramic Leadless Chip Carrier, Type C |  |  |

## **Connection Diagram**

# Pin Assignment for DIP and Cerpack



| Pin Names                      | Description                       |  |  |  |
|--------------------------------|-----------------------------------|--|--|--|
| ŌE₁                            | Output Enable Input (Active Low)  |  |  |  |
| OE <sub>2</sub>                | Output Enable Input (Active High) |  |  |  |
| I <sub>0</sub> -I <sub>7</sub> | Inputs                            |  |  |  |
| O <sub>0</sub> -O <sub>7</sub> | Outputs                           |  |  |  |

| OE <sub>1</sub> | I <sub>0-3</sub> | O <sub>0-3</sub> | OE <sub>2</sub> | l <sub>4-7</sub> | O <sub>4-7</sub> |
|-----------------|------------------|------------------|-----------------|------------------|------------------|
| Н               | Х                | Z                | L               | Х                | Z                |
| L               | Н                | Н                | Н               | Н                | Н                |
| L               | L                | L                | Н               | L                | L                |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

Z = High Impedance

#### Pin Assignment for LCC



TRI-STATE® is a registered trademark of National Semiconductor Corporation.

### **Absolute Maximum Ratings** (Note 1)

Storage Temperature -65°C to +150°C Ambient Temperature under Bias -55°C to +125°C

Junction Temperature under Bias

Ceramic -55°C to +175°C

V<sub>CC</sub> Pin Potential to

Ground Pin -0.5V to +7.0VInput Voltage (Note 2) -0.5V to +7.0V

Input Current (Note 2) -30 mA to +5.0 mA

Voltage Applied to Any Output

in the Disabled or

Power-Off State -0.5V to 5.5V in the HIGH State –0.5V to  $V_{\mbox{\scriptsize CC}}$ 

Current Applied to Output

in LOW State (Max) twice the rated I<sub>OL</sub> (mA) DC Latchup Source Current (Over Comm Operating Range)

-500 mA Over Voltage Latchup (I/O) 10V

## **Recommended Operating Conditions**

Free Air Ambient Temperature

-55°C to +125°C Military

Supply Voltage

Military +4.5V to +5.5V Minimum Input Edge Rate  $(\Delta V/\Delta t)$ Data Input 50 mV/ns **Enable Input** 

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

### **DC Electrical Characteristics**

| Symbol           | Parameter                         |                 | Min  | Тур Мах | Units | V <sub>cc</sub> | Conditions                                           |
|------------------|-----------------------------------|-----------------|------|---------|-------|-----------------|------------------------------------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage                |                 | 2.0  |         | V     |                 | Recognized HIGH Signal                               |
| V <sub>IL</sub>  | Input LOW Voltage                 |                 |      | 0.8     | V     |                 | Recognized LOW Signal                                |
| V <sub>CD</sub>  | Input Clamp Diode Volt            | age             |      | -1.2    | V     | Min             | I <sub>IN</sub> = -18 mA                             |
| V <sub>OH</sub>  | Output HIGH Voltage               | 54ABT           | 2.5  |         | V     | Min             | I <sub>OH</sub> = -3 mA                              |
|                  |                                   | 54ABT           | 2.0  |         | V     | Min             | I <sub>OH</sub> = -24 mA                             |
| V <sub>OL</sub>  | Output LOW Voltage                | 54ABT           |      | 0.55    | V     | Min             | I <sub>OL</sub> = 48 mA                              |
| I <sub>IH</sub>  | Input HIGH Current                |                 |      | 5       | μA    | Max             | V <sub>IN</sub> = 2.7V (Note 4)                      |
|                  |                                   |                 |      | 5       |       |                 | $V_{IN} = V_{CC}$                                    |
| I <sub>BVI</sub> | Input HIGH Current Bre            | eakdown Test    |      | 7       | μA    | Max             | V <sub>IN</sub> = 7.0V                               |
| I₁∟              | Input LOW Current                 |                 |      | -5      | μΑ    | Max             | V <sub>IN</sub> = 0.5V (Note 4)                      |
|                  |                                   |                 |      | -5      |       |                 | $V_{IN} = 0.0V$                                      |
| V <sub>ID</sub>  | Input Leakage Test                |                 | 4.75 |         | V     | 0.0             | I <sub>ID</sub> = 1.9 μA                             |
|                  |                                   |                 |      |         |       |                 | All Other Pins Grounded                              |
| I <sub>OZH</sub> | Output Leakage Current            |                 |      | 50      | μA    | 0 – 5.5V        | $V_{OUT} = 2.7V; \overline{OE}_n = 2.0V$             |
| I <sub>OZL</sub> | Output Leakage Current            |                 |      | -50     | μΑ    | 0 – 5.5V        | $V_{OUT} = 0.5V; \overline{OE}_n = 2.0V$             |
| los              | Output Short-Circuit Current      |                 | -100 | -275    | mA    | Max             | V <sub>OUT</sub> = 0.0V                              |
| I <sub>CEX</sub> | X Output High Leakage Current     |                 |      | 50      | μA    | Max             | $V_{OUT} = V_{CC}$                                   |
| I <sub>ZZ</sub>  | Bus Drainage Test                 |                 |      | 100     | μΑ    | 0.0             | $V_{OUT} = 5.5V$ ; All Others GND                    |
| I <sub>CCH</sub> | Power Supply Current              |                 |      | 50      | μΑ    | Max             | All Outputs HIGH                                     |
| I <sub>CCL</sub> | Power Supply Current              |                 |      | 30      | mA    | Max             | All Outputs LOW                                      |
| I <sub>CCZ</sub> | Power Supply Current              |                 |      | 50      | μΑ    | Max             | $\overline{OE}_n = V_{CC};$                          |
|                  |                                   |                 |      |         |       |                 | All Others at V <sub>CC</sub> or Ground              |
| I <sub>CCT</sub> | Additional I <sub>CC</sub> /Input | Outputs Enabled |      | 2.5     | mA    | Max             | $V_I = V_{CC} - 2.1V$                                |
|                  |                                   | Outputs 3-STATE |      | 2.5     | mA    |                 | Enable Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V |
|                  |                                   | Outputs 3-STATE |      | 50      | μΑ    |                 | Data Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V   |
|                  |                                   |                 |      |         |       |                 | All Others at V <sub>CC</sub> or Ground              |
| I <sub>CCD</sub> | Dynamic I <sub>CC</sub>           | No Load         |      |         | mA/   | Max             | Outputs Open                                         |
|                  | (Note 4)                          |                 |      | 0.1     | MHz   |                 | $\overline{OE}_n = GND$ , (Note 3)                   |
|                  |                                   |                 |      |         |       |                 | One Bit Toggling, 50%                                |
|                  |                                   |                 |      |         |       |                 | Duty Cycle                                           |

Note 3: For 8 bits toggling,  $I_{CCD}$  < 0.8 mA/MHz.

Note 4: Guaranteed, but not tested.

www.national.com 2

## **DC Electrical Characteristics**

| Symbol           | Parameter                                    | Min | Max   | Units | V <sub>cc</sub> | Conditions                     |
|------------------|----------------------------------------------|-----|-------|-------|-----------------|--------------------------------|
|                  |                                              |     |       |       |                 | C <sub>L</sub> = 50 pF,        |
|                  |                                              |     |       |       |                 | $R_L = 500\Omega$              |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> |     | 0.67  | V     | 5.0             | T <sub>A</sub> = 25°C (Note 5) |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> |     | -1.35 | V     | 5.0             | T <sub>A</sub> = 25°C (Note 5) |

 $\textbf{Note 5:} \ \ \text{Max number of outputs defined as (n). } \ \ n-1 \ \ \text{data inputs are driven 0V to 3V. One output at LOW. Guaranteed, but not tested.}$ 

### **AC Electrical Characteristics**

| Symbol           | Parameter         | $T_{A} = -55^{\circ}($ $V_{CC} = 4$ $C_{L} =$ | Units |    |
|------------------|-------------------|-----------------------------------------------|-------|----|
|                  |                   | Min                                           | Max   |    |
| t <sub>PLH</sub> | Propagation Delay | 0.8                                           | 5.3   | ns |
| t <sub>PHL</sub> | Data to Outputs   | 0.8                                           | 5.0   |    |
| t <sub>PZH</sub> | Output Enable     | 1.0                                           | 7.0   | ns |
| $t_{PZL}$        | Time              | 1.0                                           | 7.0   |    |
| t <sub>PHZ</sub> | Output Disable    | 0.8                                           | 7.9   | ns |
| $t_{PLZ}$        | Time              | 0.8                                           | 6.2   |    |

## Capacitance

| Symbol                    | nbol Parameter     |     | Units | Conditions             |
|---------------------------|--------------------|-----|-------|------------------------|
|                           |                    |     |       | $T_A = 25^{\circ}C$    |
| C <sub>IN</sub>           | Input Capacitance  | 5.0 | pF    | V <sub>CC</sub> = 0V   |
| C <sub>OUT</sub> (Note 6) | Output Capacitance | 9.0 | pF    | V <sub>CC</sub> = 5.0V |

Note 6:  $C_{OUT}$  is measured at frequency f = 1 MHz, per MIL-STD-883B, Method 3012.

## Physical Dimensions inches (millimeters) unless otherwise noted



**Bottom View** 

E20A (REV D)



20-Lead Ceramic Leadless Chip Carrier Package Number E20A

www.national.com





0.005 - 0.020

# 20-Lead Ceramic Dual-In-Line Package Number J20A



#### **Notes**

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **BANNED SUBSTANCE COMPLIANCE**

National Semiconductor certifies that the products and packing materials meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.



National Semiconductor Americas Customer Support Center

Email: new.feedback@nsc.com Tel: 1-800-272-9959

www.national.com

National Semiconductor
Europe Customer Support Center
Fax: +49 (0) 180-530 85 86

Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560