# SN74LVC573 OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS SCAS300 - JANUARY 1993 - REVISED MARCH 1994 - EPIC™ (Enhanced-Performance Implanted CMOS) Submicron Process - Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) 2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages DB. DW. OR PW PACKAGE (TOP VIEW) #### description This octal transparent D-type latch is designed for 2.7-V to 3.6-V VCC operation. The SN74LVC573 features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When the latch enable is taken low, the Q outputs are latched at the logic levels set up at the D inputs. A buffered output-enable ( $\overline{OE}$ ) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components. The output-enable $(\overline{OE})$ input does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The SN74LVC573 is characterized for operation from -40°C to 85°C. ## FUNCTION TABLE (each latch) | INPUTS | | | OUTPUT | | | |--------|----|----|----------------|--|--| | ŌĒ | LE | D | Q | | | | L | Н | н | Н | | | | L | Н | L | L | | | | L | L | Х | Q <sub>0</sub> | | | | н | Х | Χ_ | Z | | | EPIC is a trademark of Texas Instruments Incorporated. #### **SN74LVC573** OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS SCAS300 - JANUARY 1993 - REVISED MARCH 1994 #### logic symbolt logic diagram (positive logic) To Seven Other Channels #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | |-------------------------------------------------------------------------------| | Input voltage range, V <sub>1</sub> | | Output voltage range, V <sub>O</sub> (see Note 1) | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ ) | | Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$ ±50 mA | | Continuous current through V <sub>CC</sub> or GND | | Maximum power dissipation at T <sub>A</sub> = 55°C (in still air): DB package | | DW package 1.6 W | | PW package 0.7 W | | Storage temperature range | <sup>\$</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: This value is limited to 4.6 V maximum. #### recommended operating conditions (see Note 2) | | | | MIN | MAX | UNIT | |-----------------|-----------------------------------------------------------------------------------|---------------------------------------|-----|-----|------| | Vcc | Supply voltage | | | 3.6 | ٧ | | ٧ <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | ٧ | | VIL | Low-level input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | | 0.8 | ٧ | | ٧١ | Input voltage | | 0 | Vcc | ٧ | | ٧o | Output voltage | | 0 | Vcc | ٧ | | ЮН | High-level output current $ \frac{V_{CC} = 2.7 \text{ V}}{V_{CC} = 3 \text{ V}} $ | V <sub>CC</sub> = 2.7 V | | -12 | mA | | | | V <sub>CC</sub> = 3 V | | -24 | | | lor | Low-level output current $ \frac{V_{CC} = 2.7}{V_{CC} = 3} V $ | V <sub>CC</sub> = 2.7 V | | 12 | A | | | | V <sub>CC</sub> = 3 V | | 24 | mA | | Δt/Δν | Input transition rise or fall rate | | 0 | 10 | ns/V | | TA | Operating free-air temperature | · · · · · · · · · · · · · · · · · · · | -40 | 85 | °C | NOTE 2: Unused or floating inputs must be held high or low. <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### **SN74LVC573 OCTAL TRANSPARENT D-TYPE LATCH** WITH 3-STATE OUTPUTS SCAS300 - JANUARY 1993 - REVISED MARCH 1994 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | vcct | T <sub>A</sub> = -40°C to 85°C | | UNIT | | |-----------|--------------------------------------------------------------------------------------------------------------|------------|--------------------------------|------|------|--| | | TEST CONDITIONS | | MIN | MAX | UNII | | | VOH | I <sub>OH</sub> = -100 µA | MIN to MAX | V <sub>CC</sub> -0.2 | | | | | | IOH = - 12 mA | 2.7 V | 2.2 | | v | | | | IOH = - 12 mA | 3 V | 2.4 | | | | | | I <sub>OH</sub> = -24 mA | 3 V | 2 | | | | | VOL | I <sub>OL</sub> = 100 μA | MIN to MAX | | 0.2 | | | | | I <sub>OL</sub> = 12 mA | 2.7 V | | 0.4 | V | | | | I <sub>OL</sub> = 24 mA | 3 V | | 0.55 | | | | Ŋ | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.6 V | | ±5 | Αц | | | loz | Vo = Vcc or GND | 3.6 V | | ±10 | μА | | | lcc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6 V | | 20 | μА | | | ΔICC | V <sub>CC</sub> = 3 V to 3.6 V, One input at V <sub>CC</sub> - 0.6 V, Other inputs at V <sub>CC</sub> or GND | | | 500 | μА | | | Ci | VI = VCC or GND | 3.3 ∨ | | | pF | | | Co | VO = VCC or GND | 3.3 V | | | pF | | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate values under recommended operating conditions.