# HARRIS # **Operational Amplifiers/Buffers** # LF157 Monolithic JFET Input Operational Amplifiers LF157, LF157A, LF357, LF357A Wide Band Decompensated (AVMIN = 10) #### **General Description** These are among the first monolithic JFET input operational amplifiers to incorporate well matched, high voltage JFETs on the same chip with standard bipolar transistors. These amplifiers feature low input bias and offset currents, low offset voltage and offset voltage drift, coupled with offset adjust which does not degrade drift or common-mode rejection. The devices are also designed for high slew rate, wide bandwidth, extremely fast settling time, low voltage and current noise and low 1/f noise corner. #### **Advantages** - Replace expensive hybrid and module FET op amps - Rugged JFETs allow blow-out free handling compared with MOSFET input devices - Excellent for low noise applications using either high or low source impedance—very low 1/f corner - Offset adjust does not degrade drift or common-mode rejection as in most monolithic amplifiers - New output stage allows use of large capacitive loads (10,000 pF) without stability problems - Internal compensation and large differential input voltage capability #### **Applications** - Precision high speed integrators - Fast D/A and A/D converters - High impedance buffers - Wideband, low noise, low drift amplifiers - Logarithmic amplifiers - Photocell amplifiers - Sample and Hold circuits #### **Features** #### **LF157A** | <ul> <li>Low input bias current</li> </ul> | 30 pA | |----------------------------------------------------------------|--------------------| | Low Input Offset Current | 3 pA | | <ul> <li>High input impedance</li> </ul> | 10 <sup>12</sup> Ω | | <ul> <li>Low input offset voltage</li> </ul> | 1 mV | | <ul> <li>Low input offset voltage temperature drift</li> </ul> | 3μV/°C | | <ul> <li>Low input noise current</li> </ul> | 0.01 pA/√Hz | | <ul> <li>High common-mode rejection ratio</li> </ul> | 100 dB | | <ul> <li>Large dc voltage gain</li> </ul> | 106 dB | | | | | | <b>LF157A</b><br>(A <sub>V</sub> = 10) | UNITS | |-------------------------------------------|----------------------------------------|--------| | Extremely fast settling time to 0.01% | 1.5 | μς | | ■ Fast slew | | | | rate | 50 | V/μs | | <ul><li>Wide gain<br/>bandwidth</li></ul> | 20 | MHz | | Low input<br>noise voltage | 18 | nV/√Hz | ### **Simplified Schematic** | Absolute Maximum Rating | S | | | |--------------------------------------------------------------------------|------------------------------------|--------------------------|--------------------------| | | LF157A | LF157 | LF357A/LF357 | | Supply Voltage | <u>+</u> 22V<br>670 mW | ±22∨<br>670 mW | <u>+</u> 18V<br>500 mW | | Power Dissipation (Note 1) TO-99 )H package) Operating Temperature Range | -55°C to +125°C | -55°C to +125°C | 0°C to +70°C | | Tj(MAX) Differential Input Voltage | 150 <sup>o</sup> C<br><u>+</u> 40∨ | 150ºC<br><u>±</u> 40∨ | 100°C<br><u>+</u> 30V | | Input Voltage Range (Note 2) Output Short Circuit Duration | ±20V<br>Continuous | ±20V<br>Continuous | ±16V<br>Continuous | | Storage Temperature Range<br>Lead Temperature (Soldering,<br>10 seconds) | -65°C to +150°C<br>300°C | -65°C to +150°C<br>300°C | -65°C to +150°C<br>300°C | # DC Electrical Characteristics (Note 3) | SYMBOL. | | | LF157A | | | LF357A | | | UNITS | |------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------|----------------------------|----------|-------------|------------|----------|----------| | | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | ONIIS | | V <sub>os</sub> | Input Offset Voltage | R <sub>S</sub> = 50 Ω , T <sub>A</sub> = 25°C<br>Over Temperature | | 1 | 2<br>2,5 | | 1 | 2<br>2.3 | m\<br>m\ | | ΔV <sub>0\$</sub> /Δ T | Average TC of Input<br>Offset Voltage | R <sub>S</sub> = 50Ω | | 3 | | | 3 | | μV/° | | ΔTC/Δ V <sub>os</sub> | Change in Average TC<br>with V <sub>OS</sub> Adjust | $R_S = 50\Omega$ , (Note 4) | | 0.5 | | | 0,5 | | μ∨/or | | I <sub>OS</sub> | Input Offset Current | $T_j = 25^{\circ}C$ , (Notes 3, 6)<br>$T_j \leq THIGH$ | | 3 | 10<br>10 | | 3 | 10<br>1 | p. | | 1 <sub>B</sub> | Input Bias Current | $T_j = 25^{\circ}C$ , (Notes 3, 5)<br>$T_j \leq T_{HIGH}$ | | 30 | 50<br>25 | | 30 | 50<br>5 | p<br>n | | RIN | Input Resistance | T <sub>j</sub> = 25°C | | 1012 | i | | 1012 | | | | Avol | Large Signal Voltage<br>Gain | V <sub>S</sub> = ±15V, T <sub>A</sub> = 25°C<br>V <sub>O</sub> = ±10V, R <sub>L</sub> = 2k<br>Over Temperature | 50 | 200 | | 50<br>25 | 200 | | V/m | | ٧o | Output Voltage Swing | VS = ±15V, RL = 10k<br>VS = ±15V, RL = 2k | ±12<br>±10 | <u>+</u> 13<br><u>+</u> 12 | | ±12<br>±10 | ±13<br>±12 | | | | V <sub>CM</sub> | Input Common-Mode<br>Voltage Range | V <sub>S</sub> = ±15V | ±11 | ±12 | | <u>+</u> 11 | ±12 | | | | CMRR | Common-mode<br>Rejection Ratio | | 85 | 100 | | 85 | 100 | | , | | PSRR | Supply Voltage<br>Rejection Ratio | (Note 6) | 85 | 100 | | 85 | 100 | | | # AC Electrical Characteristics TA = 25°C, VS = ±15V | AC Electrical | Cilalac | rensucs ~ | | | | | | |---------------|----------------|-----------------------------------|-----------------------------------------------------|-------------|--------------|----------|------------------------------| | | | DAD 4445750 | CONDITIONS | LF157A/357A | | | UNITS | | | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | | | | SR | Slew Rate | LF157A: Ay = 5 | 40 | 50 | | V/μs | | | GBW | Gain-Bandwidth<br>Product | | 15 | 20 | | MHz | | | ts | Settling Time to 0.01% | (Note 7) | | 1.5 | | μs | | | e <sub>n</sub> | Equivalent Input Noise<br>Voltage | R <sub>S</sub> = 100 Ω<br>f = 100 Hz<br>f = 1000 Hz | | 32<br>18 | | nV/√ <del>Hz</del><br>nV/√Hz | | | in | Equivalent Input<br>Noise Current | f = 100 Hz<br>f = 1000 Hz | : | 0.01<br>0.01 | | pA/√Hz<br>pA/√Hz | | | CIN | Input Capacitance | | ļ | 3 | <u> </u> | pF | # DC Electrical Characteristics (Note 3) | SYMBOL PARAMETER | CONDITIONS | L | LF157 | | <u>L</u> . | LF357 | | | | |-------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------|------------|--------------------|------------|------------|------------|----------|------------| | | | | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Vos | Input Offset Voltage | R <sub>S</sub> = 50 Ω , T <sub>A</sub> = 25°<br>Over Temperature | | 3 | 5<br>7 | | 3 | 10<br>13 | m\<br>m\ | | Δν <sub>οs</sub> / <u>Δ</u> Τ | Average TC of Input<br>Offset Voltage | Rs = 50Ω | | 5 | | | 5 | | μν/ος | | Δτc/Δ v <sub>os</sub> | Change in Average TC with Vos Adjust | Rs = 50 Ω, (Note 4) | | 0.5 | ! | | 0.5 | : | μV/o( | | los | Input Offset Current | $T_j = 25^{\circ}C$ , (Notes 3, 5)<br>$T_j \leq THIGH$ | | 3 | 20<br>20 | | 3 | 50<br>2 | p.A<br>n.A | | В | Input Bias Current | $T_j = 25^{\circ}C$ , (Notes 3, 5)<br>$T_j \leq THIGH$ | | 30 | 100<br>50 | | 30 | 200<br>8 | p.A<br>n.A | | RIN | Input Resistance | T <sub>j</sub> = 25°C | | 1012 | | | 1012 | | 2. | | <sup>4</sup> VOL | Large Signal Voltage<br>Gain | V <sub>S</sub> = ±15V, T <sub>A</sub> = 25°C<br>V <sub>O</sub> = ±10V, R <sub>L</sub> = 2k | 50 | 200 | | 50 | 200 | | V/mV | | | | Over Temperature | 25 | | | 15 | | | V/mV | | /o | Output Voltage Swing | Vs = ±15V, RL = 10k<br>Vs = ±15V, Rl = 10k | ±12<br>±10 | <u>+</u> 13<br>+12 | | ±12<br>±10 | ±13<br>+12 | | V | | /см | Input Common-Mode<br>Voltage Range | Vs = ±15V | ±11 | ±12 | | ±10 | _ | | V | | MRR | Common-Mode Rejection<br>Ratio | | 85 | 100 | | ВО | ±12<br>100 | | V<br>dB | | SRR | Supply Voltage Rejection | (Note 6) | 85 | 100 | | 80 | 100 | | dB | # DC Electrical Characteristics $T_A = 25^{\circ}C$ , $V_S = \pm 15V$ | PARAMETER | I LF 157 | F157A/LF157 LF357A/LF357 | | LF357A/LF357 | | | |----------------|----------|--------------------------|-----|--------------|----|--| | | TYP | MAX | TYP | MAX | | | | Supply Current | 5 | 7 | 5 | 10 | mA | | # AC Electrical Characteristics TA = 25°C, VS = ±15V | SYMBOL | PARAMETER | CONDITIONS | LF157<br>MIN | LF157/357 | UNITS | |--------|------------------------|----------------------------|--------------|-----------|------------------| | SR | Claus Base | 15453 4 40 | | | | | 3n | Slew Rate | LF157: A <sub>V</sub> ≈ 10 | 30 | 50 | V/ μs | | GBW | Gain-Bandwidth | | | 20 | MHz | | | Product | | | | | | ts | Settling Time to 0,01% | (Note 7) | | 1:5 | μs | | en | Equivalent Input Noise | R <sub>S</sub> = 100Ω | | | | | | Voltage | f = 100 Hz | | 32 | nV/√Hz<br>nV/√Hz | | | | f = 1000 Hz | | 18 | nV/√Hz | | in | Equivalent Input | f = 100 Hz | | 0.01 | pA/√Hz | | | Current Noise | f = 1000 Hz | | 0.01 | pA/VHz<br>pA/VHz | | CIN | Input Capacitance | | | 3 | pF | #### **Notes for Electrical Characteristics** Note 1: The TO-99 package must be derated based on a thermal resistance of 150°C/W junction to ambient or 45°C/W junction to case; for the DIP package, the device must be derated based on thermal resistance of 175°C/W junction to ambient. Note 2: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage. Note 3: These specifications apply for $\pm 15 \text{V} \leq \text{V}_{\text{S}} \leq \pm 20 \text{V}$ , $-55^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +125^{\circ}\text{C}$ and THIGH = $\pm 125^{\circ}\text{C}$ unless otherwise stated for the LF157A and the LF157. For the LF357/LF357A these specifications apply for $\pm 15 \text{V}$ and $0^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +70^{\circ}\text{C}$ . Vos IB and Ios are measured at VCM = 0. Note 4: The temperature coefficient of the adjusted input offset voltage changes only a small amount (0.5 $\mu$ V/°C typically) for each mV of adjustment from its original unadjusted value. Common-mode rejection and open loop voltage gain are also unaffected by offset adjustment. Note 5: The input bias currents are junction leakage currents which approximately double for every 10°C increase in the junction temperature, $T_j$ . Due to limited production test time the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, Pd. $T_j = T_A + \theta_{jA}$ Pd where $\theta_{jA}$ is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum. Note 6: Supply Voltage Rejection is measured for both supply magnitudes increasing or decreasing simultaneously, in accordance with Note 7: Settling time as defined here, is the time required for the error voltage (the voltage at the inverting input pin on the amplifier) to settle to within 0.01% of its final value from the time a 10V step input is applied to the inverter. For the LF157, $A_V \approx -10$ , the feedback resistor from output to input is 2 k $\Omega$ and the output step is 10V (See Settling Time Test Circuit, page 9). #### Typical DC Performance Characteristics Curves are for LF157 unless otherwise specified. #### Typical AC Performance Characteristics (Continued) #### **Detailed Schematic** ## Connection Diagrams Section 11 for Packaging Order Number LF157AH LF157H LF357AH LF357H Metal Can Package NC BALANCE INPUT INPUT BALANCE N BALANCE Note 4: Pin 4 connected to case. TOP VIEW **TOP VIEW** #### **Application Hints** The LF157 series are op amps with JFET input devices. These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit. Exceeding the negative common-mode limit on either input will cause a reversal of the phase to the output and force the amplifier output to the corresponding high or low state. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode. Exceeding the positive common-mode limit on a single input will not change the phase of the output however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state. These amplifiers will operate with the common-mode input voltage equal #6 the positive supply. In fact, the common-mode voltage can exceed the positive supply by approximately 100 mV independent of supply voltage and over the full operating temperature range. The positive supply can therefore be used as a reference on an input as, for example, in a supply current monitor and/or limiter. Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit. Because these amplifiers are JFET rather than MOSFET input op amps they do not require special handling. All of the bias currents in these amplifiers are set by FET current sources. The drain currents for the amplifiers are therefore essentially independent of supply voltage. As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pickup" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground. A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to ac ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately six times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant. #### **Typical Circuit Connections** Vos Adjustment - Vos is adjusted with a 25k potentiometer - The potentiometer wiper is connected to V<sup>+</sup> - For potentiometers with temperature coefficient of 100 ppm/°C or less the additional drift with adjust is ≈ 0.5 μV/°C/mV of adjustment - Typical overall drift: 5 μV/ <sup>o</sup>C ± (0.5 μV/ <sup>o</sup>C/mV of adj.) **Driving Capacitive Loads** Due to a unique output stage design, these amplifiers have the ability to drive large capacitive loads and still maintain stability. $CL(MAX) \cong 0.01~\mu F$ Overshoot $\lesssim 20\%$ Settling time $(t_s) \cong 5 \mu s$ LF157. A Large Power BW Amplifier For distortion < 1% and a 20 Vp-p VOUT swing, power bandwidth is: 500 kHz # Typical Applications (Continued) #### **High Accuracy Sample and Hold** - By closing the loop through A2, the V<sub>OUT</sub> accuracy will be determined uniquely by A1. No V<sub>OS</sub> adjust required for A2. - T<sub>A</sub> can be estimated by same considerations as previously but, because of the added propagation delay in the feedback loop (A2) the overshoot is not negligible. - Overall system slower than fast sample and hold. - · R1, Cc: additional compensation #### High Q Band Pass Filter - By adding positive feedback (R2) Q increases to 40 - fgp = 100 kHz $$\frac{V_{OUT}}{V_{AA}} = 10\sqrt{\overline{Q}}$$ - Clean layout recommended - Response to a 1 Vp-p tone burst: 300 μs #### Typical DC Performance Characteristics (Continued) #### **Typical AC Performance Characteristics** LF157 Small Signal Pulse Response, Av = +10 LF157 Large Signal Pulse Response, # Typical AC Performance Characteristics (Continued) Common-Mode Rejection Power Supply Rejection Ratio #### **Undistorted Output Voltage Swing** #### Equivalent Input Noise Voltage #### Equivalent Input Noise Voltage (Expanded Scale) #### **Typical Applications** Settling Time Test Circuit 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 28, 0.1% 29, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0.1% 20, 0. - Settling time is tested with the LF157 connected for Ay = -10 - FET used to isolate the probe capacitance - Output = 10V step Non-Inverting Unity Gain Operation for LF157 Large Signal Inverter Output, VOUT (from Settling Time Circuit) Low Drift Adjustable Voltage Reference Inverting Unity Gain for LF157