# TEXAS INSTRUMENTS

Data sheet acquired from Harris Semiconductor SCHS240A

# CD54/74AC164, CD54/74ACT164

September 1998 - Revised May 2000

## Features

- Buffered Inputs
- Typical Propagation Delay
  - 6ns at  $V_{CC}$  = 5V,  $T_A$  = 25°C,  $C_L$  = 50pF
- Exceeds 2kV ESD Protection MIL-STD-883, Method 3015
- SCR-Latchup-Resistant CMOS Process and Circuit Design
- Speed of Bipolar FAST™/AS/S with Significantly Reduced Power Consumption
- Balanced Propagation Delays
- AC Types Feature 1.5V to 5.5V Operation and Balanced Noise Immunity at 30% of the Supply
- ±24mA Output Drive Current
  - Fanout to 15 FAST™ ICs
  - Drives 50  $\Omega$  Transmission Lines

# 8-Bit Serial-In/Parallel-Out Shift Register

## Description

The 'AC164 and 'ACT164 are 8-bit serial-in/parallel-out shift registers with asynchronous reset that utilize Advanced CMOS Logic technology. Data is shifted on the positive edge of the clock (CP). A LOW on the Master Reset ( $\overline{\text{MR}}$ ) pin resets the shift register and all outputs go to the LOW state regardless of the input conditions. Two Serial Data inputs (DS1 and DS2) are provided; either one can be used as a Data Enable control.

## **Ordering Information**

| PART<br>NUMBER | TEMP.<br>RANGE ( <sup>O</sup> C) | PACKAGE      |
|----------------|----------------------------------|--------------|
| CD54AC164F3A   | -55 to 125                       | 14 Ld CERDIP |
| CD74AC164E     | -55 to 125                       | 14 Ld PDIP   |
| CD74AC164M     | -55 to 125                       | 14 Ld SOIC   |
| CD54ACT164F3A  | -55 to 125                       | 14 Ld CERDIP |
| CD74ACT164E    | -55 to 125                       | 14 Ld PDIP   |
| CD74ACT164M    | -55 to 125                       | 14 Ld SOIC   |

NOTES:

1. When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel.

2. Wafer and die for this part number is available which meets all electrical specifications. Please contact your local TI sales office or customer service for ordering information.

## Pinout

CD54AC164, CD54ACT164 (CERDIP) CD74AC164, CD74ACT164 (PDIP, SOIC) TOP VIEW



CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.

FAST™ is a Trademark of Fairchild Semiconductor.

# Functional Diagram



## **MODE SELECT - TRUTH TABLE**

|                |    | INP | OUTPUTS |     |    |         |
|----------------|----|-----|---------|-----|----|---------|
| OPERATING MODE | MR | СР  | DS1     | DS2 | Q0 | Q1 - Q7 |
| RESET (CLEAR)  | L  | Х   | X       | X   | L  | L-L     |
| SHIFT          | Н  | Ŷ   | I       | Ι   | L  | q0 - q6 |
|                | Н  | Ŷ   | I       | h   | L  | q0 - q6 |
|                | Н  | Ŷ   | h       | I   | L  | q0 - q6 |
|                | Н  | Ŷ   | h       | h   | Н  | q0 - q6 |

H = HIGH voltage level steady state.

L = LOW voltage level steady state.

h = HIGH voltage level one setup time prior to the LOW-to\_HIGH clock transition.

I = LOW voltage level one setup time prior to the LOW-to-HIGH clock transition.

X = Don't care.

q = Lowercase letters indicate the state of the referenced output prior to the LOW-to-HIGH clock transition.  $\uparrow =$  LOW-to-HIGH clock transition.

## **Absolute Maximum Ratings**

| DC Supply Voltage, V <sub>CC</sub>                                                       |
|------------------------------------------------------------------------------------------|
| DC Input Diode Current, I <sub>IK</sub>                                                  |
| For $V_{I} < -0.5V$ or $V_{I} > V_{CC} + 0.5V$ ±20mA                                     |
| DC Output Diode Current, IOK                                                             |
| For $V_0 < -0.5V$ or $V_0 > V_{CC} + 0.5V$                                               |
| DC Output Source or Sink Current per Output Pin, IO                                      |
| For $V_{O} > -0.5V$ or $V_{O} < V_{CC} + 0.5V$                                           |
| DC V <sub>CC</sub> or Ground Current, I <sub>CC or</sub> I <sub>GND</sub> (Note 3)±100mA |
| Operating Conditions                                                                     |

# Temperature Range, $T_A$ -55°C to 125°CSupply Voltage Range, $V_{CC}$ (Note 4)AC TypesAC Types1.5V to 5.5VACT Types4.5V to 5.5VDC Input or Output Voltage, $V_I, V_O$ 0V to $V_{CC}$ Input Rise and Fall Slew Rate, dt/dv50ns (Max)AC Types, 3.6V to 5.5V20ns (Max)ACT Types, 4.5V to 5.5V10ns (Max)

## **Thermal Information**

| Thermal Resistance (Typical, Note 5)           | θ <sub>JA</sub> ( <sup>o</sup> C/W)    |
|------------------------------------------------|----------------------------------------|
| PDIP Package                                   | 90                                     |
| SOIC Package                                   |                                        |
| Maximum Junction Temperature (Plastic Package) |                                        |
| Maximum Storage Temperature Range6             | 5 <sup>o</sup> C to 150 <sup>o</sup> C |
| Maximum Lead Temperature (Soldering 10s)       | 300 <sup>0</sup> C                     |
| (SOIC - Lead Tips Only)                        |                                        |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

### NOTES:

3. For up to 4 outputs per device, add  $\pm 25$ mA for each additional output.

4. Unless otherwise specified, all voltages are referenced to ground.

5.  $\theta_{JA}$  is measured with the component mounted on an evaluation PC board in free air.

## **DC Electrical Specifications**

|                           |        | TEST<br>CONDITIONS                 |                     | is v <sub>cc</sub> |      | 25 <sup>0</sup> C |      | сто<br>°C | -55 <sup>°</sup> C TO<br>125 <sup>°</sup> C |      |       |
|---------------------------|--------|------------------------------------|---------------------|--------------------|------|-------------------|------|-----------|---------------------------------------------|------|-------|
| PARAMETER                 | SYMBOL | V <sub>I</sub> (V)                 | I <sub>O</sub> (mA) | (Ň)                | MIN  | MAX               | MIN  | MAX       | MIN                                         | MAX  | UNITS |
| AC TYPES                  |        |                                    |                     |                    |      |                   |      |           |                                             |      |       |
| High Level Input Voltage  | VIH    | -                                  | -                   | 1.5                | 1.2  | -                 | 1.2  | -         | 1.2                                         | -    | V     |
|                           |        |                                    |                     | 3                  | 2.1  | -                 | 2.1  | -         | 2.1                                         | -    | V     |
|                           |        |                                    |                     | 5.5                | 3.85 | -                 | 3.85 | -         | 3.85                                        | -    | V     |
| Low Level Input Voltage   | VIL    | -                                  | -                   | 1.5                | -    | 0.3               | -    | 0.3       | -                                           | 0.3  | V     |
|                           |        |                                    |                     | 3                  | -    | 0.9               | -    | 0.9       | -                                           | 0.9  | V     |
|                           |        |                                    |                     | 5.5                | -    | 1.65              | -    | 1.65      | -                                           | 1.65 | V     |
| High Level Output Voltage | VOH    | V <sub>IH</sub> or V <sub>IL</sub> | -0.05               | 1.5                | 1.4  | -                 | 1.4  | -         | 1.4                                         | -    | V     |
|                           |        |                                    | -0.05               | 3                  | 2.9  | -                 | 2.9  | -         | 2.9                                         | -    | V     |
|                           |        |                                    | -0.05               | 4.5                | 4.4  | -                 | 4.4  | -         | 4.4                                         | -    | V     |
|                           |        |                                    | -4                  | 3                  | 2.58 | -                 | 2.48 | -         | 2.4                                         | -    | V     |
|                           |        |                                    | -24                 | 4.5                | 3.94 | -                 | 3.8  | -         | 3.7                                         | -    | V     |
|                           |        |                                    | -75<br>(Note 6, 7)  | 5.5                | -    | -                 | 3.85 | -         | -                                           | -    | V     |
|                           |        |                                    | -50<br>(Note 6, 7)  | 5.5                | -    | -                 | -    | -         | 3.85                                        | -    | V     |

MAX

0.1

0.1

0.1

0.5

0.5

\_

1.65

±1

160

-

0.8

-

-

-

0.1

0.5

-

1.65

±1

160

3

UNITS

V

V

V

V

V

V

V

μΑ

μΑ

V

V

V

V

V

V

V

V

V

V

μΑ

μΑ

mΑ

#### DC Electrical Specifications (Continued) TEST -40°C TO -55<sup>0</sup>C TO CONDITIONS 25°C 85<sup>0</sup>C 125°C Vcc PARAMETER SYMBOL V<sub>I</sub> (V) I<sub>O</sub> (mA) (V) MIN MAX MIN MAX MIN Low Level Output Voltage 0.05 0.1 1.5 0.1 VOL VIH or VIL ---0.05 3 0.1 0.1 ---0.05 4.5 -0.1 -0.1 -12 3 0.36 0.44 ---24 4.5 0.36 0.44 ---75 5.5 -\_ 1.65 -\_ (Note 6, 7) 50 5.5 -----(Note 6, 7) Input Leakage Current h. V<sub>CC</sub> or 5.5 ±0.1 ±1 ----GND **Quiescent Supply Current** V<sub>CC</sub> or 0 5.5 \_ 8 \_ 80 \_ ICC MSI GND ACT TYPES 2 High Level Input Voltage VIH \_ -4.5 to 2 --2 5.5 Low Level Input Voltage VIL 4.5 to 0.8 0.8 -----5.5 VOH VIH or VIL 4.4 4.4 High Level Output Voltage -0.05 4.5 4.4 ---24 4.5 3.94 -3.8 -3.7 -75 5.5 3.85 -(Note 6, 7) -50 5.5 3.85 ---\_ (Note 6, 7) VOL VIH or VIL Low Level Output Voltage 0.05 4.5 0.1 0.1 ---24 4.5 0.36 0.44 ---75 5.5 1.65 \_ --\_ (Note 6, 7) 50 5.5 -----(Note 6, 7) Input Leakage Current h. V<sub>CC</sub> or 5.5 -±0.1 -±1 --GND

1 Unit Load NOTES:

MSI

6. Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation.

5.5

4.5 to

5.5

-

-

8

2.4

\_

-

80

2.8

\_

-

0

-

7. Test verifies a minimum 50 $\Omega$  transmission-line-drive capability at 85°C, 75 $\Omega$  at 125°C.

V<sub>CC</sub> or

GND

Vcc

-2.1

## **ACT Input Load Table**

**Quiescent Supply Current** 

Additional Supply Current per

Input Pin TTL Inputs High

| INPUT    | UNIT LOAD |
|----------|-----------|
| DS1, DS2 | 0.5       |
| MR       | 0.74      |
| СР       | 0.71      |

ICC

∆lcc

NOTE: Unit load is  $\Delta I_{CC}$  limit specified in DC Electrical Specifications Table, e.g., 2.4mA max at 25°C.

## **Prerequisite For Switching Function**

|                       |                  |                     | -40°C 1 | O 85°C | -55°C T | O 125 <sup>0</sup> C |     |  |
|-----------------------|------------------|---------------------|---------|--------|---------|----------------------|-----|--|
| PARAMETER             | SYMBOL           | V <sub>CC</sub> (V) | MIN MAX |        | MIN MAX |                      |     |  |
| AC TYPES              |                  |                     |         |        | •       | •                    |     |  |
| Max. Clock Frequency  | f <sub>MAX</sub> | 1.5                 | 7       | -      | 6       | -                    | MHz |  |
|                       |                  | 3.3<br>(Note 9)     | 62      | -      | 54      | -                    | MHz |  |
|                       |                  | 5<br>(Note 10)      | 86      | -      | 75      | -                    | MHz |  |
| MR Pulse Width        | t <sub>W</sub>   | 1.5                 | 49      | -      | 56      | -                    | ns  |  |
|                       |                  | 3.3                 | 5.5     | -      | 6.3     | -                    | ns  |  |
|                       |                  | 5                   | 3.9     | -      | 4.5     | -                    | ns  |  |
| CP Pulse Width        | t <sub>W</sub>   | 1.5                 | 73      | -      | 84      | -                    | ns  |  |
|                       |                  | 3.3                 | 8.2     | -      | 9.4     | -                    | ns  |  |
|                       |                  | 5                   | 5.9     | -      | 6.7     | -                    | ns  |  |
| Set-up Time           | t <sub>SU</sub>  | 1.5                 | 27      | -      | 31      | -                    | ns  |  |
|                       |                  | 3.3                 | 3.1     | -      | 3.5     | -                    | ns  |  |
|                       |                  | 5                   | 2.2     | -      | 2.5     | -                    | ns  |  |
| Hold Time             | t <sub>H</sub>   | 1.5                 | 27      | -      | 31      | -                    | ns  |  |
|                       |                  | 3.3                 | 3.1     | -      | 3.5     | -                    | ns  |  |
|                       |                  | 5                   | 2.2     | -      | 2.5     | -                    | ns  |  |
| MR to CP Removal Time | t <sub>REM</sub> | 1.5                 | 1       | -      | 1       | -                    | ns  |  |
|                       |                  | 3.3                 | 1       | -      | 1       | -                    | ns  |  |
|                       |                  | 5                   | 1       | -      | 1       | -                    | ns  |  |
| ACT TYPES             |                  |                     |         |        |         |                      |     |  |
| Max. Clock Frequency  | f <sub>MAX</sub> | 5<br>(Note 10)      | 80      | -      | 70      | -                    | MHz |  |
| MR Pulse Width        | t <sub>W</sub>   | 5                   | 3.9     | -      | 4.5     | -                    | ns  |  |
| CP Pulse Width        | t <sub>W</sub>   | 5                   | 6.2     | -      | 7.1     | -                    | ns  |  |
| Set-up Time           | ts∪              | 5                   | 2.2     | -      | 2.5     | -                    | ns  |  |
| Hold Time             | tн               | 5                   | 2.6     | -      | 3       | -                    | ns  |  |
| MR to CP Removal Time | t <sub>REM</sub> | 5                   | 0       | -      | 0       | -                    | ns  |  |

# Switching Specifications Input $t_r$ , $t_f$ = 3ns, $C_L$ = 50pF (Worst Case)

|                                |                                     |                     | -40°C TO 85°C |     | -55  |     |     |      |       |
|--------------------------------|-------------------------------------|---------------------|---------------|-----|------|-----|-----|------|-------|
| PARAMETER                      | SYMBOL                              | V <sub>CC</sub> (V) | MIN           | TYP | MAX  | MIN | TYP | MAX  | UNITS |
| AC TYPES                       |                                     |                     |               |     |      |     |     |      |       |
| Propagation Delay,<br>CP to Qn | <sup>t</sup> PLH <sup>, t</sup> PHL | 1.5                 | -             | -   | 143  | -   | -   | 157  | ns    |
|                                |                                     | 3.3<br>(Note 9)     | 4.5           | -   | 15.9 | 4.4 | -   | 17.5 | ns    |
|                                |                                     | 5<br>(Note 10)      | 3.2           | -   | 11.4 | 3.1 | -   | 12.5 | ns    |

| Switching Specifications Input tr, tf = 3ns, CL = | = 50pF (Worst Case) | (Continued) |
|---------------------------------------------------|---------------------|-------------|
|---------------------------------------------------|---------------------|-------------|

|                               |                                     |                     | -40 | °C TO 85° | -55  | 5°C |     |      |    |  |
|-------------------------------|-------------------------------------|---------------------|-----|-----------|------|-----|-----|------|----|--|
| PARAMETER                     | SYMBOL                              | V <sub>CC</sub> (V) | MIN | ТҮР       | MAX  | MIN | TYP | MAX  |    |  |
| Propagation Delay,            | t <sub>PLH</sub> , t <sub>PHL</sub> | 1.5                 | -   | -         | 158  | -   | -   | 174  | ns |  |
| MR to Qn                      |                                     | 3.3                 | 5   | -         | 17.7 | 4.9 | -   | 19.5 | ns |  |
|                               |                                     | 5                   | 3.6 | -         | 12.6 | 3.5 | -   | 13.9 | ns |  |
| Input Capacitance             | CI                                  | -                   | -   | -         | 10   | -   | -   | 10   | pF |  |
| Power Dissipation Capacitance | C <sub>PD</sub><br>(Note 11)        | -                   | -   | 150       | -    | -   | 150 | -    | pF |  |
| ACT TYPES                     |                                     |                     |     | •         |      |     |     |      | •  |  |
| Propagation Delay, CP to Qn   | t <sub>PLH</sub> , t <sub>PHL</sub> | 5<br>(Note 10)      | 3.8 | -         | 13.5 | 3.7 | -   | 14.9 | ns |  |
| Propagation Delay, MR to Qn   | t <sub>PLH</sub> , t <sub>PHL</sub> | 5                   | 4.1 | -         | 14.4 | 4   | -   | 15.8 | ns |  |
| Input Capacitance             | CI                                  | -                   | -   | - 1       | 10   | -   | -   | 10   | pF |  |
| Power Dissipation Capacitance | C <sub>PD</sub><br>(Note 11)        | -                   | -   | 150       | -    | -   | 150 | -    | pF |  |

NOTES:

8. Limits tested at 100%.

9. 3.3V Min at 3.6V, Max at 3V.

10. 5V Min at 5.5V, Max at 4.5V.

11.  $C_{PD}$  is used to determine the dynamic power consumption per device.  $P_D = C_{PD}V_{CC}^2 f_i \Sigma (C_L V_{CC}^2 f_0) + V_{CC} \Delta I_{CC}$ , where  $f_i$  = input frequency,  $f_0$  = output frequency,  $C_L$  = output load capacitance,  $V_{CC}$  = supply voltage.



GND





GND



NOTE: For AC Series Only: When V\_{CC} = 1.5V, R\_L = 1 k \Omega.

|                              | AC                  | ACT                 |
|------------------------------|---------------------|---------------------|
| Input Level                  | V <sub>CC</sub>     | 3V                  |
| Input Switching Voltage, VS  | 0.5 V <sub>CC</sub> | 1.5V                |
| Output Switching Voltage, VS | 0.5 V <sub>CC</sub> | 0.5 V <sub>CC</sub> |

FIGURE 5. PROPAGATION DELAY TIMES



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| CD54AC164F3A     | ACTIVE        | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | CD54AC164F3A            | Samples |
| CD54ACT164F3A    | ACTIVE        | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | CD54ACT164F3A           | Samples |
| CD74AC164E       | ACTIVE        | PDIP         | Ν                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | -55 to 125   | CD74AC164E              | Samples |
| CD74AC164M       | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | AC164M                  | Samples |
| CD74AC164M96     | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | AC164M                  | Samples |
| CD74AC164ME4     | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | AC164M                  | Samples |
| CD74ACT164E      | ACTIVE        | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | -55 to 125   | CD74ACT164E             | Samples |
| CD74ACT164EE4    | ACTIVE        | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | -55 to 125   | CD74ACT164E             | Samples |
| CD74ACT164M      | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | ACT164M                 | Samples |
| CD74ACT164M96    | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | ACT164M                 | Samples |
| CD74ACT164M96G4  | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | ACT164M                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

OBSOLETE: TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



#### www.ti.com

# PACKAGE OPTION ADDENDUM

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54AC164, CD54AC164, CD74AC164, CD74AC164 :

- Catalog : CD74AC164, CD74ACT164
- Military : CD54AC164, CD54ACT164

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CD74AC164M96                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CD74ACT164M96               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

17-Dec-2020



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74AC164M96  | SOIC         | D               | 14   | 2500 | 853.0       | 449.0      | 35.0        |
| CD74ACT164M96 | SOIC         | D               | 14   | 2500 | 853.0       | 449.0      | 35.0        |

# **GENERIC PACKAGE VIEW**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# J0014A



# **PACKAGE OUTLINE**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
  Falls within MIL-STD-1835 and GDIP1-T14.



# J0014A

# **EXAMPLE BOARD LAYOUT**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE





D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated